欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第675页浏览型号HD6417750SBP200的Datasheet PDF文件第676页浏览型号HD6417750SBP200的Datasheet PDF文件第677页浏览型号HD6417750SBP200的Datasheet PDF文件第678页浏览型号HD6417750SBP200的Datasheet PDF文件第680页浏览型号HD6417750SBP200的Datasheet PDF文件第681页浏览型号HD6417750SBP200的Datasheet PDF文件第682页浏览型号HD6417750SBP200的Datasheet PDF文件第683页  
1. SCI status check and transmit data  
write: Read SCSSR1 and check that  
the TDRE flag is set to 1, then write  
transmit data to SCTDR1 and clear  
the TDRE flag to 0.  
Start of transmission  
Read TDRE flag in SCSSR1  
2. Serial transmission continuation  
procedure: To continue serial  
No  
TDRE = 1?  
Yes  
transmission, read 1 from the TDRE  
flag to confirm that writing is possible,  
then write data to SCTDR1, and then  
clear the TDRE flag to 0. (Checking  
and clearing of the TDRE flag is  
automatic when the direct memory  
access controller (DMAC) is activated  
by a transmit-data-empty interrupt  
(TXI) request, and data is written to  
SCTDR1.)  
Write transmit data to SCTDR1  
and clear TDRE flag  
in SCSSR1 to 0  
No  
All data transmitted?  
Yes  
3. Break output at the end of serial  
transmission: To output a break in  
serial transmission, clear the SPB0DT  
bit to 0 and set the SPB0IO bit to 1 in  
SCSPTR, then clear the TE bit in  
SCSCR1 to 0.  
Read TEND flag in SCSSR1  
No  
No  
TEND = 1?  
Yes  
Break output?  
Yes  
Clear SPB0DT to 0 and  
set SPB0IO to 1  
Clear TE bit in SCSCR1 to 0  
End of transmission  
Figure 15.8 Sample Serial Transmission Flowchart  
Rev. 6.0, 07/02, page 627 of 986  
 复制成功!