欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第535页浏览型号HD6417750SBP200的Datasheet PDF文件第536页浏览型号HD6417750SBP200的Datasheet PDF文件第537页浏览型号HD6417750SBP200的Datasheet PDF文件第538页浏览型号HD6417750SBP200的Datasheet PDF文件第540页浏览型号HD6417750SBP200的Datasheet PDF文件第541页浏览型号HD6417750SBP200的Datasheet PDF文件第542页浏览型号HD6417750SBP200的Datasheet PDF文件第543页  
13.3.16 Notes on Usage  
Refresh: Auto refresh operations stop when a transition is made to standby mode, hardware  
standby mode or deep-sleep mode. If the memory system requires refresh operations, set the  
memory in the self-refresh state prior to making the transition to standby mode, hardware standby  
mode or deep-sleep mode.  
Bus Arbitration: On transition to standby mode or deep-sleep mode, the processor in master  
mode does not release bus privileges. In systems performing bus arbitration, make the transition to  
standby mode or deep-sleep mode only after setting the bus privilege release enable bit  
(BCR1.BREQEN) to 0 for the processor in master mode. If the bus privilege release enable bit  
remains set to 1, operation cannot be guaranteed when the transition is made to standby mode or  
deep-sleep mode.  
Synchronous DRAM Mode Register Setting (SH7750, SH7750S Only): The following  
conditions must be satisfied when setting the synchronous DRAM mode register.  
The DMAC must not be activated until synchronous DRAM mode register setting is  
completed.*1  
Register setting for the on-chip peripheral modules*2 must not be performed until synchronous  
DRAM mode register setting is completed.*3  
Notes: *1 If a conflict occurs between synchronous DRAM mode register setting and memory  
access using the DMAC, neither operation can be guaranteed.  
*2 This applies to the following on-chip peripheral modules: CPG, RTC, INTC, TMU,  
SCI, SCIF, and H-UDI.  
*3 If synchronous DRAM mode register setting is performed immediately following write  
access to the on-chip peripheral modules*2, the values written to the on-chip peripheral  
modules cannot be guaranteed.  
Rev. 6.0, 07/02, page 487 of 986  
 复制成功!