欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第492页浏览型号HD6417750SBP200的Datasheet PDF文件第493页浏览型号HD6417750SBP200的Datasheet PDF文件第494页浏览型号HD6417750SBP200的Datasheet PDF文件第495页浏览型号HD6417750SBP200的Datasheet PDF文件第497页浏览型号HD6417750SBP200的Datasheet PDF文件第498页浏览型号HD6417750SBP200的Datasheet PDF文件第499页浏览型号HD6417750SBP200的Datasheet PDF文件第500页  
TS1  
T1  
TB2 TH1 TS1 TB1 TB2 TH1 TS1 TB1 TB2 TH1 TS1 TB1  
T2  
TH1  
CKIO  
A25–A5  
A4–A0  
RD/  
D63–D0  
(read)  
DACKn  
(SA: IO memory)  
Note: For DACKn, an example is shown where CHCRn.AL (access level) = 0 for the DMAC.  
Figure 13.48 Burst ROM Wait Access Timing  
13.3.7 PCMCIA Interface  
In the SH7750 Series, setting the A56PCM bit in BCR1 to 1 makes the bus interface for external  
memory space areas 5 and 6 an IC memory card interface or I/O card interface as stipulated in  
JEIDA specification version 4.2 (PCMCIA2.1).  
Figure 13.49 shows an example of PCMCIA card connection to the SH7750 Series. To enable  
active insertion of the PCMCIA cards (i.e. insertion or removal while system power is being  
supplied), a 3-state buffer must be connected between the SH7750 Series’ bus interface and the  
PCMCIA cards.  
As operation in big-endian mode is not explicitly stipulated in the JEIDA/PCMCIA specifications,  
the SH7750 Series supports only a little-endian mode PCMCIA interface.  
In the SH7750, the PCMCIA interface area can only be accessed when the MMU is used. The  
PCMCIA interface memory space can be set in page units and there is a choice of 8-bit common  
memory, 16-bit common memory, 8-bit attribute memory, 16-bit attribute memory, 8-bit I/O  
space, 16-bit I/O space, or dynamic bus sizing, according to the accessed SA2 to SA0 bits.  
The setting for wait cycles during a bus access can also be made in MMU page units. When the  
TC bit to be accessed is cleared to 0, bits A5W2 to A5W0 in wait control register 2 (WCR2), and  
bits A5PCW1 and A5PCW0, A5TED2 to A5TED0, and A5TEH2 to A5TEH0 in the PCMCIA  
Rev. 6.0, 07/02, page 444 of 986  
 复制成功!