欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第379页浏览型号HD6417750SBP200的Datasheet PDF文件第380页浏览型号HD6417750SBP200的Datasheet PDF文件第381页浏览型号HD6417750SBP200的Datasheet PDF文件第382页浏览型号HD6417750SBP200的Datasheet PDF文件第384页浏览型号HD6417750SBP200的Datasheet PDF文件第385页浏览型号HD6417750SBP200的Datasheet PDF文件第386页浏览型号HD6417750SBP200的Datasheet PDF文件第387页  
Bits 13 to 11—Area 0 Burst ROM Control (A0BST2–A0BST0): These bits specify whether  
burst ROM interface is used in area 0. When burst ROM interface is used, they also specify the  
number of accesses in a burst. If area 0 is an MPX interface area, these bits are ignored.  
Bit 13: A0BST2 Bit 12: A0BST1 Bit 11: A0BST0 Description  
0
0
0
Area 0 is accessed as SRAM interface  
(Initial value)  
1
Area 0 is accessed as burst ROM  
interface (4 consecutive accesses)  
Can be used with 8-, 16-, 32-, or 64*-bit  
bus width  
1
0
1
0
Area 0 is accessed as burst ROM  
interface (8 consecutive accesses)  
Can only be used with 8-, 16-, or 32-bit  
bus width  
Area 0 is accessed as burst ROM  
interface (16 consecutive accesses)  
Can only be used with 8- or 16-bit bus  
width. Do not specify for 32-bit bus width  
1
0
1
Area 0 is accessed as burst ROM  
interface (32 consecutive accesses)  
Can only be used with 8-bit bus width  
1
0
1
Reserved  
Reserved  
Reserved  
Note: * Settable only for SH7750R.  
Rev. 6.0, 07/02, page 331 of 986  
 复制成功!