欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第377页浏览型号HD6417750SBP200的Datasheet PDF文件第378页浏览型号HD6417750SBP200的Datasheet PDF文件第379页浏览型号HD6417750SBP200的Datasheet PDF文件第380页浏览型号HD6417750SBP200的Datasheet PDF文件第382页浏览型号HD6417750SBP200的Datasheet PDF文件第383页浏览型号HD6417750SBP200的Datasheet PDF文件第384页浏览型号HD6417750SBP200的Datasheet PDF文件第385页  
Bit 20—Area 4 SRAM Byte Control Mode (A4MBC): MPX interface has priority when an  
MPX interface is set. This bit is initialized by a power-on reset.  
Bit 20: A4MBC  
Description  
0
1
Area 4 SRAM is set to normal mode  
Area 4 SRAM is set to byte control mode  
(Initial value)  
Bit 19—BREQ Enable (BREQEN): Indicates whether external requests can be accepted.  
BREQEN is initialized to the external request acceptance disabled state by a power-on reset. It is  
ignored in the case of a slave mode startup.  
Bit 19: BREQEN  
Description  
0
1
External requests are not accepted  
External requests are accepted  
(Initial value)  
Bit 18—Partial-Sharing Bit (PSHR): Sets partial-sharing mode. PSHR is valid only in the case  
of a master mode startup.  
Bit 18: PSHR  
Description  
0
1
Master mode  
(Initial value)  
Partial-sharing mode  
Bit 17—Area 1 to 6 MPX Interface Specification (MEMMPX): Sets the MPX interface when  
areas 1 to 6 are set as SRAM interface (or burst ROM interface). MEMMPX is initialized by a  
power-on reset.  
Bit 17: MEMMPX  
Description  
0
SRAM interface (or burst ROM interface) is selected when areas 1 to 6 are  
set as SRAM interface (or burst ROM interface)  
(Initial value)  
1
MPX interface is selected when areas 1 to 6 are set as SRAM interface (or  
burst ROM interface)  
Rev. 6.0, 07/02, page 329 of 986  
 复制成功!