欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第329页浏览型号HD6417750SBP200的Datasheet PDF文件第330页浏览型号HD6417750SBP200的Datasheet PDF文件第331页浏览型号HD6417750SBP200的Datasheet PDF文件第332页浏览型号HD6417750SBP200的Datasheet PDF文件第334页浏览型号HD6417750SBP200的Datasheet PDF文件第335页浏览型号HD6417750SBP200的Datasheet PDF文件第336页浏览型号HD6417750SBP200的Datasheet PDF文件第337页  
Bit 0—Alarm Flag (AF): Set to 1 when the alarm time set in those registers among RSECAR,  
RMINAR, RHRAR, RWKAR, RDAYAR, and RMONAR in which the ENB bit is set to 1  
matches the respective counter values.  
Bit 0: AF  
Description  
0
Alarm registers and counter values do not match  
[Clearing condition]  
(Initial value)  
When 0 is written to AF  
1
Alarm registers and counter values match*  
[Setting condition]  
When alarm registers in which the ENB bit is set to 1 and counter values  
match*  
Note: * Writing 1 does not change the value.  
Bits 6, 5, 2, and 1—Reserved. The initial value of these bits is undefined. A write to these bits is  
invalid, but the write value should always be 0.  
11.2.16 RTC Control Register 2 (RCR2)  
RCR2 is an 8-bit readable/writable register used for periodic interrupt control, 30-second  
adjustment, and frequency divider RESET and RTC count control.  
RCR2 is basically initialized to H'09 by a power-on reset, except that the value of the PEF bit is  
undefined. In a manual reset, bits other than RTCEN and START are initialized, while the value  
of the PEF bit is undefined. In standby mode RCR2 is not initialized, and retains its current value.  
Bit:  
7
6
PES2  
0
5
PES1  
0
4
3
2
1
0
PEF  
PES0 RTCEN  
ADJ  
0
RESET START  
Initial value: Undefined  
R/W: R/W  
0
1
0
1
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
Rev. 6.0, 07/02, page 281 of 986  
 复制成功!