欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第306页浏览型号HD6417750SBP200的Datasheet PDF文件第307页浏览型号HD6417750SBP200的Datasheet PDF文件第308页浏览型号HD6417750SBP200的Datasheet PDF文件第309页浏览型号HD6417750SBP200的Datasheet PDF文件第311页浏览型号HD6417750SBP200的Datasheet PDF文件第312页浏览型号HD6417750SBP200的Datasheet PDF文件第313页浏览型号HD6417750SBP200的Datasheet PDF文件第314页  
10.5.3  
Changing Bus Clock Division Ratio (When PLL Circuit 2 is On)  
If PLL circuit 2 is on when the bus clock frequency division ratio is changed, a PLL circuit 2  
oscillation stabilization time is required.  
1. Make WDT settings as in 10.5.1.  
2. Set the BFC2–BFC0 bits to the desired value.  
3. Internal processor operation stops temporarily, and the WDT starts counting up. The internal  
clock stops and an unstable clock is output to the CKIO pin.  
4. After the WDT count overflows, clock supply begins within the chip and the processor  
resumes operation. The WDT stops after overflowing.  
10.5.4  
Changing Bus Clock Division Ratio (When PLL Circuit 2 is Off)  
If PLL circuit 2 is off when the bus clock frequency division ratio is changed, a WDT count is not  
performed.  
1. Set the BFC2–BFC0 bits to the desired value.  
2. The set clock is switched to immediately.  
10.5.5  
Changing CPU or Peripheral Module Clock Division Ratio  
When the CPU or peripheral module clock frequency division ratio is changed, a WDT count is  
not performed.  
1. Set the IFC2–IFC0 or PFC2–PFC0 bits to the desired value.  
2. The set clock is switched to immediately.  
10.6  
Output Clock Control  
The CKIO pin can be switched between clock output and a fixed level setting by means of the  
CKOEN bit in the FRQCR register. When the CKIO pin goes to the high-impedance state, it is  
pulled up.  
Rev. 6.0, 07/02, page 258 of 986  
 复制成功!