欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第205页浏览型号HD6417750SBP200的Datasheet PDF文件第206页浏览型号HD6417750SBP200的Datasheet PDF文件第207页浏览型号HD6417750SBP200的Datasheet PDF文件第208页浏览型号HD6417750SBP200的Datasheet PDF文件第210页浏览型号HD6417750SBP200的Datasheet PDF文件第211页浏览型号HD6417750SBP200的Datasheet PDF文件第212页浏览型号HD6417750SBP200的Datasheet PDF文件第213页  
(3) Peripheral Module Interrupts  
Source: The interrupt mask bit setting in SR is smaller than the peripheral module (H-UDI,  
GPIO, DMAC, TMU, RTC, SCI, SCIF, WDT, or REF) interrupt level, and the BL bit in SR is  
0 (accepted at instruction boundary).  
Transition address: VBR + H'0000 0600  
Transition operations:  
The PC contents immediately after the instruction at which the interrupt is accepted are set in  
SPC. The SR and R15 contents at the time of acceptance are set in SSR and SGR.  
The code corresponding to the interrupt source is set in INTEVT. The BL, MD, and RB bits  
are set to 1 in SR, and a branch is made to VBR + H'0600. The module interrupt levels should  
be set as values between B'0000 and B'1111 in the interrupt priority registers (IPRA–IPRC) in  
the interrupt controller. For details, see section 19, Interrupt Controller (INTC).  
Module_interruption()  
{
SPC = PC;  
SSR = SR;  
SGR = R15;  
INTEVT = H'00000400 ~ H'B80;  
SR.MD = 1;  
SR.RB = 1;  
SR.BL = 1;  
PC = VBR + H'00000600;  
}
Rev. 6.0, 07/02, page 157 of 986  
 复制成功!