欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第203页浏览型号HD6417750SBP200的Datasheet PDF文件第204页浏览型号HD6417750SBP200的Datasheet PDF文件第205页浏览型号HD6417750SBP200的Datasheet PDF文件第206页浏览型号HD6417750SBP200的Datasheet PDF文件第208页浏览型号HD6417750SBP200的Datasheet PDF文件第209页浏览型号HD6417750SBP200的Datasheet PDF文件第210页浏览型号HD6417750SBP200的Datasheet PDF文件第211页  
5.6.3  
Interrupts  
(1) NMI  
Source: NMI pin edge detection  
Transition address: VBR + H'0000 0600  
Transition operations:  
The contents of PC and SR immediately after the instruction at which this interrupt was  
accepted are saved in SPC and SSR, and the contents of R15 are saved in SGR.  
Exception code H'1C0 is set in INTEVT. The BL, MD, and RB bits are set to 1 in SR, and a  
branch is made to PC = VBR + H'0600. When the BL bit in SR is 0, this interrupt is not  
masked by the interrupt mask bits in SR, and is accepted at the highest priority level. When the  
BL bit in SR is 1, a software setting can specify whether this interrupt is to be masked or  
accepted. For details, see section 19, Interrupt Controller (INTC).  
NMI()  
{
SPC = PC;  
SSR = SR;  
SGR = R15;  
INTEVT = H'000001C0;  
SR.MD = 1;  
SR.RB = 1;  
SR.BL = 1;  
PC = VBR + H'00000600;  
}
Rev. 6.0, 07/02, page 155 of 986  
 复制成功!