欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第201页浏览型号HD6417750SBP200的Datasheet PDF文件第202页浏览型号HD6417750SBP200的Datasheet PDF文件第203页浏览型号HD6417750SBP200的Datasheet PDF文件第204页浏览型号HD6417750SBP200的Datasheet PDF文件第206页浏览型号HD6417750SBP200的Datasheet PDF文件第207页浏览型号HD6417750SBP200的Datasheet PDF文件第208页浏览型号HD6417750SBP200的Datasheet PDF文件第209页  
(13) User Breakpoint Trap  
Source: Fulfilling of a break condition set in the user break controller  
Transition address: VBR + H'0000 0100, or DBR  
Transition operations:  
In the case of a post-execution break, the PC contents for the instruction following the  
instruction at which the breakpoint is set are set in SPC. In the case of a pre-execution break,  
the PC contents for the instruction at which the breakpoint is set are set in SPC.  
The SR and R15 contents when the break occurred are saved in SSR and SGR. Exception code  
H'1E0 is set in EXPEVT.  
The BL, MD, and RB bits are set to 1 in SR, and a branch is made to PC = VBR + H'0100. It is  
also possible to branch to PC = DBR.  
For details of PC, etc., when a data break is set, see section 20, User Break Controller (UBC).  
User_break_exception()  
{
SPC = (pre_execution break? PC : PC + 2);  
SSR = SR;  
SGR = R15;  
EXPEVT = H'000001E0;  
SR.MD = 1;  
SR.RB = 1;  
SR.BL = 1;  
PC = (BRCR.UBDE==1 ? DBR : VBR + H’00000100);  
}
Rev. 6.0, 07/02, page 153 of 986  
 复制成功!