欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第198页浏览型号HD6417750SBP200的Datasheet PDF文件第199页浏览型号HD6417750SBP200的Datasheet PDF文件第200页浏览型号HD6417750SBP200的Datasheet PDF文件第201页浏览型号HD6417750SBP200的Datasheet PDF文件第203页浏览型号HD6417750SBP200的Datasheet PDF文件第204页浏览型号HD6417750SBP200的Datasheet PDF文件第205页浏览型号HD6417750SBP200的Datasheet PDF文件第206页  
(10) Slot Illegal Instruction Exception  
Sources:  
Decoding of an undefined instruction in a delay slot  
Delayed branch instructions: JMP, JSR, BRA, BRAF, BSR, BSRF, RTS, RTE, BT/S, BF/S  
Undefined instruction: H'FFFD  
Decoding of an instruction that modifies PC in a delay slot  
Instructions that modify PC: JMP, JSR, BRA, BRAF, BSR, BSRF, RTS, RTE, BT, BF,  
BT/S, BF/S, TRAPA, LDC Rm, SR, LDC.L @Rm+, SR  
Decoding in user mode of a privileged instruction in a delay slot  
Privileged instructions: LDC, STC, RTE, LDTLB, SLEEP, but excluding LDC/STC  
instructions that access GBR  
Decoding of a PC-relative MOV instruction or MOVA instruction in a delay slot  
Transition address: VBR + H'0000 0100  
Transition operations:  
The PC contents for the preceding delayed branch instruction are saved in SPC. The SR and  
R15 contents when this exception occurred are saved in SSR and SGR.  
Exception code H'1A0 is set in EXPEVT. The BL, MD, and RB bits are set to 1 in SR, and a  
branch is made to PC = VBR + H'0100. Operation is not guaranteed if an undefined code other  
than H'FFFD is decoded.  
Slot_illegal_instruction_exception()  
{
SPC = PC - 2;  
SSR = SR;  
SGR = R15;  
EXPEVT = H'000001A0;  
SR.MD = 1;  
SR.RB = 1;  
SR.BL = 1;  
PC = VBR + H'00000100;  
}
Rev. 6.0, 07/02, page 150 of 986  
 复制成功!