欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18T512400BF-5 参数 Datasheet PDF下载

HYB18T512400BF-5图片预览
型号: HYB18T512400BF-5
PDF下载: 下载PDF文件 查看货源
内容描述: 512兆位双数据速率 - 双SDRAM的 [512-Mbit Double-Data-Rate-Two SDRAM]
分类和应用: 内存集成电路动态存储器双倍数据速率
文件页数/大小: 57 页 / 2915 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18T512400BF-5的Datasheet PDF文件第20页浏览型号HYB18T512400BF-5的Datasheet PDF文件第21页浏览型号HYB18T512400BF-5的Datasheet PDF文件第22页浏览型号HYB18T512400BF-5的Datasheet PDF文件第23页浏览型号HYB18T512400BF-5的Datasheet PDF文件第25页浏览型号HYB18T512400BF-5的Datasheet PDF文件第26页浏览型号HYB18T512400BF-5的Datasheet PDF文件第27页浏览型号HYB18T512400BF-5的Datasheet PDF文件第28页  
HYB18T512xxxBF–[2.5…5]  
512-Mbit Double-Data-Rate-Two SDRAM  
Table 17  
Current State1) CKE  
Previous Cycle6) Current Cycle  
Clock Enable (CKE) Truth Table for Synchronous Transitions  
Command (N)2)3)  
Action (N)  
Note4)5)  
RAS, CAS, WE, CS  
(N-1)  
(N)  
7)8)  
Power-Down  
Self Refresh  
L
L
L
L
H
L
X
Maintain Power-Down  
9)10)11)  
12)  
H
L
DESELECT or NOP Power-Down Exit  
Maintain Self Refresh  
X
13)14)  
15)  
H
L
DESELECT or NOP Self Refresh Exit  
Bank(s)  
Active  
DESELECT or NOP Active Power-Down Entry  
All Banks Idle  
H
H
L
DESELECT or NOP Precharge Power-Down  
Entry  
16)  
17)  
L
AUTOREFRESH  
Self Refresh Entry  
Any State other H  
than  
H
Refer to the Command Truth Table  
listed above  
1) Current state is the state of the DDR2 SDRAM immediately prior to clock edge N.  
2) Command (N) is the command registered at clock edge N, and Action (N) is a result of Command (N)  
3) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh.  
4) CKE must be maintained HIGH while the device is in OCD calibration mode.  
5) Operation that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must  
be powered down and then restarted through the specified initialization sequence before normal operation can continue.  
6) CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge.  
7) The Power-Down Mode does not perform any refresh operations. The duration of Power-Down Mode is therefor limited by  
the refresh requirements  
8) “X” means “don’t care (including floating around VREF)” in Self Refresh and Power Down. However ODT must be driven  
HIGH or LOW in Power Down if the ODT function is enabled (Bit A2 or A6 set to “1” in EMRS(1)).  
9) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document.  
10) Valid commands for Power-Down Entry and Exit are NOP and DESELECT only.  
11) tCKE.MIN of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid  
input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not  
transition from its valid level during the time period of tIS + 2×tCKE + tIH.  
12) VREF must be maintained during Self Refresh operation.  
13) On Self Refresh Exit DESELECT or NOP commands must be issued on every clock edge occurring during the tXSNR  
period. Read commands may be issued only after tXSRD (200 clocks) is satisfied.  
14) Valid commands for Self Refresh Exit are NOP and DESELCT only.  
15) Power-Down and Self Refresh can not be entered while Read or Write operations, (Extended) mode Register operations,  
Precharge or Refresh operations are in progress.  
16) Self Refresh mode can only be entered from the All Banks Idle state.  
17) Must be a legal command as defined in the Command Truth Table.  
Table 18  
Data Mask (DM) Truth Table  
Name (Function)  
DM  
L
DQs  
Valid  
X
Note  
1)  
Write Enable  
Write Inhibit  
H
1) Used to mask write data; provided coincident with the corresponding data.  
Internet Data Sheet  
24  
Rev. 1.05, 2007-01  
03292006-YBYM-WG0Z  
 复制成功!