欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7380-PI 参数 Datasheet PDF下载

PM7380-PI图片预览
型号: PM7380-PI
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32P672 [FRAME ENGINE AND DATA LINK MANAGER 32P672]
分类和应用:
文件页数/大小: 332 页 / 2479 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7380-PI的Datasheet PDF文件第91页浏览型号PM7380-PI的Datasheet PDF文件第92页浏览型号PM7380-PI的Datasheet PDF文件第93页浏览型号PM7380-PI的Datasheet PDF文件第94页浏览型号PM7380-PI的Datasheet PDF文件第96页浏览型号PM7380-PI的Datasheet PDF文件第97页浏览型号PM7380-PI的Datasheet PDF文件第98页浏览型号PM7380-PI的Datasheet PDF文件第99页  
RELEASED  
PM7380 FREEDM-32P672  
DATA SHEET  
PMC-1990262  
ISSUE 5  
FRAME ENGINE AND DATA LINK MANAGER 32P672  
channel assigner issues a request to the THDL672 block which responds with  
packet data within one byte period of the transmit stream.  
9.10 Performance Monitor  
The Performance Monitor block (PMON) contains four counters. The first two  
accumulate receive partial packet buffer FIFO overrun events and transmit partial  
packet buffer FIFO underflow events, respectively. The remaining two counters  
are software programmable to accumulate a variety of events, such as receive  
packet count, FCS error counts, etc. All counters saturate upon reaching  
maximum value. The accumulation logic consists of a counter and holding  
register pair. The counter is incremented when the associated event is detected.  
Writing to the FREEDM-32P672 Master Clock / BERT Activity Monitor and  
Accumulation Trigger register transfer the count to the corresponding holding  
register and clear the counter. The contents of the holding register is accessible  
via the PCI interface.  
9.11 JTAG Test Access Port Interface  
The JTAG Test Access Port block provides JTAG support for boundary scan.  
The standard JTAG EXTEST, SAMPLE, BYPASS, IDCODE and STCTEST  
instructions are supported. The FREEDM-32P672 identification code is  
073800CD hexadecimal.  
9.12 PCI Host Interface  
The FREEDM-32P672 supports two different normal mode register types as  
defined below:  
1. PCI Host Accessible registers (PA) - these registers can be accessed through  
the PCI Host interface.  
2. PCI Configuration registers (PC) - these register can only be accessed  
through the PCI Host interface during a PCI configuration cycle.  
The PCI registers are addressable on dword boundaries only. The PCI offset  
shown in the table below must be combined with a base address to form the PCI  
Interface address. The base address can be found in the FREEDM-32P672  
Memory Base Address register in the PCI Configuration memory space.  
Table 12 – Normal Mode PCI Host Accessible Register Memory Map  
PCI Offset  
Register  
0x000  
FREEDM-32P672 Master Reset  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
84  
 复制成功!