欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7380-PI 参数 Datasheet PDF下载

PM7380-PI图片预览
型号: PM7380-PI
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32P672 [FRAME ENGINE AND DATA LINK MANAGER 32P672]
分类和应用:
文件页数/大小: 332 页 / 2479 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7380-PI的Datasheet PDF文件第126页浏览型号PM7380-PI的Datasheet PDF文件第127页浏览型号PM7380-PI的Datasheet PDF文件第128页浏览型号PM7380-PI的Datasheet PDF文件第129页浏览型号PM7380-PI的Datasheet PDF文件第131页浏览型号PM7380-PI的Datasheet PDF文件第132页浏览型号PM7380-PI的Datasheet PDF文件第133页浏览型号PM7380-PI的Datasheet PDF文件第134页  
RELEASED  
PM7380 FREEDM-32P672  
DATA SHEET  
PMC-1990262  
ISSUE 5  
FRAME ENGINE AND DATA LINK MANAGER 32P672  
LENDIAN:  
The Little Endian mode bit (LENDIAN) selects between Big Endian or Little  
Endian format when reading packet data from and writing packet data to PCI  
host memory. When LENDIAN is set low, Big Endian format is selected.  
When LENDIAN is set high, Little Endian format is selected. Descriptor  
references and the contents of descriptors are always transferred in Little  
Endian Format. Please refer below for each format's byte ordering.  
Table 14 – Big Endian Format  
00 Bit 31  
24 23  
16  
15  
8
7
Bit 0  
BYTE 3  
DWORD Address 04  
BYTE 0  
BYTE 1  
BYTE 5  
BYTE 2  
BYTE 6  
BYTE 4  
BYTE 7  
n-4  
BYTE n-4  
BYTE n-3  
BYTE n-2  
BYTE n-1  
Table 15 – Little Endian Format  
00 Bit 31  
24 23  
16  
15  
8
7
Bit 0  
DWORD Address 04  
BYTE 3  
BYTE 7  
BYTE 2  
BYTE 6  
BYTE 1  
BYTE 5  
BYTE 0  
BYTE 4  
n-4  
BYTE n-1  
BYTE n-2  
BYTE n-3  
BYTE n-4  
SOE_E:  
The stop on error enable (SOE_E) bit determines the action the PCI  
controller will take when a system or parity error occurs. When set high the  
PCI controller will disconnect the PCI REQB signal from the PCI bus. This  
prevents the GPIC from the becoming a master device on the PCI bus in  
event of one of the following bits in the PCI Configuration Command/Status  
register being set: DPR, RTABT, MABT and SERR. When the SOE_E bit is  
set low the PCI controller will continue to allow master transactions on the  
PCI bus. Setting this bit low after an error has occurred or clearing the  
appropriate bit the PCI Configuration Command/Status register will reactivate  
the PCI REQB signal and allow the GPIC to resume servicing the local  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
119  
 复制成功!