欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7380-PI 参数 Datasheet PDF下载

PM7380-PI图片预览
型号: PM7380-PI
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32P672 [FRAME ENGINE AND DATA LINK MANAGER 32P672]
分类和应用:
文件页数/大小: 332 页 / 2479 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7380-PI的Datasheet PDF文件第129页浏览型号PM7380-PI的Datasheet PDF文件第130页浏览型号PM7380-PI的Datasheet PDF文件第131页浏览型号PM7380-PI的Datasheet PDF文件第132页浏览型号PM7380-PI的Datasheet PDF文件第134页浏览型号PM7380-PI的Datasheet PDF文件第135页浏览型号PM7380-PI的Datasheet PDF文件第136页浏览型号PM7380-PI的Datasheet PDF文件第137页  
RELEASED  
PM7380 FREEDM-32P672  
DATA SHEET  
PMC-1990262  
ISSUE 5  
FRAME ENGINE AND DATA LINK MANAGER 32P672  
TSLOT[4:0]:  
The indirect time-slot number bits (TSLOT[4:0]) indicate the time-slot to be  
configured or interrogated in the indirect access. For a channelised T1/J1  
link, time-slots 1 to 24 are valid. For a channelised E1 link, time-slots 1 to 31  
are valid. For an H-MVIP link, time-slots 0 to 31 are valid. For unchannelised  
links, only time-slot 0 is valid.  
LINK[4:0]:  
The indirect link number bits (LINK[4:0]) select amongst the 32 receive links  
to be configured or interrogated in the indirect access.  
Reserved:  
The reserved bits must be set low for correct operation of the FREEDM-  
32P672 device.  
RWB:  
The indirect access control bit (RWB) selects between a configure (write) or  
interrogate (read) access to the channel provision RAM. The address to the  
channel provision RAM is constructed by concatenating the TSLOT[4:0] and  
LINK[4:0] bits. Writing a logic zero to RWB triggers an indirect write  
operation. Data to be written is taken from the PROV, the CDLBEN and the  
CHAN[9:0] bits of the RCAS Indirect Channel Data register. Writing a logic  
one to RWB triggers an indirect read operation. Addressing of the RAM is the  
same as in an indirect write operation. The data read can be found in the  
PROV, the CDLBEN and the CHAN[9:0] bits of the RCAS Indirect Channel  
Data register.  
BUSY:  
The indirect access status bit (BUSY) reports the progress of an indirect  
access. BUSY is set high when this register is written to trigger an indirect  
access, and will stay high until the access is complete. At which point, BUSY  
will be set low. This register should be polled to determine when data from an  
indirect read operation is available in the RCAS Indirect Channel Data  
register or to determine when a new indirect write operation may commence.  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
122  
 复制成功!