RELEASED
PM7366 FREEDM-8
DATA SHEET
PMC-1970930
ISSUE 4
FRAME ENGINE AND DATA LINK MANAGER
Register 0x18C : RCAS Link #3 Configuration
Bit
Type
Function
Default
Bit 31 to
Bit 16
Unused
XXXXH
Bit 15
Bit 14
Bit 13
Bit 12
Bit 11
Bit 10
Bit 9
Unused
Unused
Unused
Unused
Unused
Unused
Unused
Unused
Unused
Unused
Unused
Unused
Unused
Unused
E1
X
X
X
X
X
X
X
X
X
X
X
X
X
X
0
Bit 8
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
R/W
R/W
Bit 0
CEN
0
This register set configures operational modes of receive link #3 (RD[3] / RCLK[3]).
Note
This register is not byte addressable. Writing to this register modifies all the bits in the register.
Byte selection using byte enable signals (CBEB[3:0]) are not implemented. However, when all
four byte enables are negated, no access is made to this register.
CEN:
The channelise enable bit (CEN) configures receive link #3 for channelised operation.
RCLK[3] is held quiescent during the T1 framing bit and the E1 framing bytes. The data bit on
RD[3] clocked in by the first rising edge of RCLK[3] after an extended quiescent period is
considered to be the most significant bit of time-slot 1. When CEN is set low, the
corresponding receive link is unchannelised. The E1 register bit is ignored. RCLK[3] is
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
113