欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7325-TC 参数 Datasheet PDF下载

PM7325-TC图片预览
型号: PM7325-TC
PDF下载: 下载PDF文件 查看货源
内容描述: S / UNI - ATLAS -3200电信标准产品数据表初步 [S/UNI-ATLAS-3200 Telecom Standard Product Data Sheet Preliminary]
分类和应用: ATM集成电路SONET集成电路SDH集成电路电信电路异步传输模式
文件页数/大小: 432 页 / 2222 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7325-TC的Datasheet PDF文件第1页浏览型号PM7325-TC的Datasheet PDF文件第2页浏览型号PM7325-TC的Datasheet PDF文件第3页浏览型号PM7325-TC的Datasheet PDF文件第5页浏览型号PM7325-TC的Datasheet PDF文件第6页浏览型号PM7325-TC的Datasheet PDF文件第7页浏览型号PM7325-TC的Datasheet PDF文件第8页浏览型号PM7325-TC的Datasheet PDF文件第9页  
S/UNI®-ATLAS-3200 Telecom Standard Product Data Sheet  
Preliminary  
Public Revision History  
Issue  
Issue Date  
Details of Change  
No.  
1
Draft 1 May 1999  
Draft 2 June 1999  
Draft 3 Aug 1999  
Draft 4 Aug 1999  
Initial draft.  
Added detailed functional description, register listing,functional timing.  
Aligns with newest 2-chip Embedded-DRAM Solution.  
Corrected and updated information on UL3 and POS interfaces, per-PHY  
counting, packet bypass, routing of APS cells. Added Operations Section.  
TAT and PHYTAT increased to 34 bits. Backwards VCRA and PHYID moved  
to Linkage Row to help make room. Policing Reserved moved to Row 1 and  
Parity to Row 0, also to make room. Frame counts added to per-PHY policing.  
Core Logic Voltage changed to 1.8V. I/O voltage clarified to be 3.3V. Parity  
added on Address of SRAM as well as data. Pin and block diagrams  
corrected. PHYID added to Secondary Key. Field B expanded from 11 to 12  
bits. Unused bits in Search Table and Linkage Row redistributed to easily  
accommodate future expansion. Drop_VC does not permit the generation any  
cells on that connection, whether to OCIF or BCIF. Operation of MCR in GFR  
policing clarified to explicitly state that MCR operations are performed on  
frame boundaries only. AUTO_RDI becomes a per-VC bit. DRAM bank  
number changed to the 2 LSBs of the VCRA rather than the 2 MSBs. Per-  
PHY counts updated to include counts of EFCI and Timed-Out cells. SRAM,  
DRAM, per-PHY policing, and PM microprocessor accesses adjusted to  
access entire records at once, and to have per-field write and Clear-On-Read  
masks. Basic description of DRAM and SRAM bandwidth allocation added.  
Gen_halfsecclk bit moved to CP. Slow Background Processing Interrupt  
added. Capability to switch Input BCIF to Slave mode for use with testers  
added. Placement of interrupts in Utopia/POS and SDQ blocks changed.  
Burst length set to a maximum of 256 bytes. Buffer Available thresholds set to  
a max of 511 bytes. Package changed from 432 TBGA to 576 TBGA to add  
power/ground balls. Documented separate 1.5V supply for the DRAM. Lower  
bound of temperature range changed to 0 degrees C. Address map adjusted  
for easier decode. Added APS cell routing back in.  
Draft 5 Sep 1999  
Proprietary and Confidential to PMC-Sierra, Inc., and for its Customers’ Internal Use  
Document ID: PMC-1990553, Issue 4  
4
 复制成功!