欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM6341-QI 参数 Datasheet PDF下载

PM6341-QI图片预览
型号: PM6341-QI
PDF下载: 下载PDF文件 查看货源
内容描述: E1成帧器/收发器 [E1 FRAMER/TRANSCEIVER]
分类和应用: PC
文件页数/大小: 272 页 / 902 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM6341-QI的Datasheet PDF文件第87页浏览型号PM6341-QI的Datasheet PDF文件第88页浏览型号PM6341-QI的Datasheet PDF文件第89页浏览型号PM6341-QI的Datasheet PDF文件第90页浏览型号PM6341-QI的Datasheet PDF文件第92页浏览型号PM6341-QI的Datasheet PDF文件第93页浏览型号PM6341-QI的Datasheet PDF文件第94页浏览型号PM6341-QI的Datasheet PDF文件第95页  
PM6341 E1XC  
DATA SHEET  
PMC-910419  
ISSUE 8  
E1 FRAMER/TRANSCEIVER  
Register 03H: E1XC Receive Interface Configuration  
Bit  
Type  
Function  
Default  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
Unused  
SDOEN  
RDIEN  
RDNINV  
RDPINV  
RUNI  
X
0
0
0
0
0
0
X
R/W  
R/W  
R/W  
R/W  
R/W  
R/W  
RFALL  
Unused  
This register enables the Receive Interface to handle the various input waveform  
formats.  
SDOEN:  
The SDOEN bit enables the sliced positive and negative pulses from the  
analog receive slicer to be visible on the SDP and SDN pins when the Analog  
G.703 E1 Receive Slicer is active. When SDOEN is set to logic 1, the  
multifunction pins SDP/RDP/RDD and SDN/RDN/RLCV become the sliced  
positive and negative pulse outputs, SDP and SDN. Pulses will be seen on  
the SDP and SDN outputs if RSLC is powered up. When SDOEN is set to  
logic 0, the multifunction pins SDP/RDP/RDD and SDN/RDN/RLCV become  
the digital inputs, RDP/RDD and RDN/RLCV.The function of the digital inputs  
is determined by the RUNI bit.  
RDIEN:  
The RDIEN bit enables data received on the digital inputs, RDP/RDD and  
RDN/RLCV, to be used internally instead of the outputs from the Analog  
G.703 E1 Receive Slicer. When RDIEN is set to logic 1 and SDOEN is set to  
logic 0, digital data input on the multifunction pins RDP/RDD and RDN/RLCV  
are handled in accordance with the remaining bit setting in this register and  
the resulting signals are used internally to drive the clock and data recovery  
block. When RDIEN is set to logic 0, the output signals from the analog  
RSLC are used internally to drive the CDRC block.  
RDPINV,RDNINV:  
The RDPINV and RDNINV bits enable the Receive Interface to logically invert  
the signals received on multifunction pins SDP/RDP/RDD and  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
75  
 复制成功!