欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC68HC912D60FU8 参数 Datasheet PDF下载

XC68HC912D60FU8图片预览
型号: XC68HC912D60FU8
PDF下载: 下载PDF文件 查看货源
内容描述: 超前信息 - 冯4.0 [Advance Information - Rev 4.0]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 432 页 / 2948 K
品牌: MOTOROLA [ MOTOROLA ]
 浏览型号XC68HC912D60FU8的Datasheet PDF文件第220页浏览型号XC68HC912D60FU8的Datasheet PDF文件第221页浏览型号XC68HC912D60FU8的Datasheet PDF文件第222页浏览型号XC68HC912D60FU8的Datasheet PDF文件第223页浏览型号XC68HC912D60FU8的Datasheet PDF文件第225页浏览型号XC68HC912D60FU8的Datasheet PDF文件第226页浏览型号XC68HC912D60FU8的Datasheet PDF文件第227页浏览型号XC68HC912D60FU8的Datasheet PDF文件第228页  
Freescale Semiconductor, Inc.  
Enhanced Capture Timer  
POLF3 – POLF0 — First Input Capture Polarity Status  
These are read only bits. Write to these bits has no effect.  
Each status bit gives the polarity of the first edge which has caused  
an input capture to occur after capture latch has been read.  
Each POLFx corresponds to a timer PORTx input.  
0 = The first input capture has been caused by a falling edge.  
1 = The first input capture has been caused by a rising edge.  
BIT 7  
6
0
0
5
0
0
4
0
0
3
PA3EN  
0
2
PA2EN  
0
1
PA1EN  
0
BIT 0  
PA0EN  
0
0
0
RESET:  
ICPACR — Input Control Pulse Accumulators Control Register  
$00A8  
The 8-bit pulse accumulators PAC3 and PAC2 can be enabled only if  
PAEN in PATCL ($A0) is cleared. If PAEN is set, PA3EN and PA2EN  
have no effect.  
The 8-bit pulse accumulators PAC1 and PAC0 can be enabled only if  
PBEN in PBTCL ($B0) is cleared. If PBEN is set, PA1EN and PA0EN  
have no effect.  
Read: any time  
Write: any time  
PAxEN — 8-Bit Pulse Accumulator ‘x’ Enable  
0 = 8-Bit Pulse Accumulator is disabled.  
1 = 8-Bit Pulse Accumulator is enabled.  
Advance Information  
224  
68HC(9)12D60 — Rev 4.0  
Enhanced Capture Timer  
MOTOROLA  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!