欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC68HC912D60FU8 参数 Datasheet PDF下载

XC68HC912D60FU8图片预览
型号: XC68HC912D60FU8
PDF下载: 下载PDF文件 查看货源
内容描述: 超前信息 - 冯4.0 [Advance Information - Rev 4.0]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 432 页 / 2948 K
品牌: MOTOROLA [ MOTOROLA ]
 浏览型号XC68HC912D60FU8的Datasheet PDF文件第210页浏览型号XC68HC912D60FU8的Datasheet PDF文件第211页浏览型号XC68HC912D60FU8的Datasheet PDF文件第212页浏览型号XC68HC912D60FU8的Datasheet PDF文件第213页浏览型号XC68HC912D60FU8的Datasheet PDF文件第215页浏览型号XC68HC912D60FU8的Datasheet PDF文件第216页浏览型号XC68HC912D60FU8的Datasheet PDF文件第217页浏览型号XC68HC912D60FU8的Datasheet PDF文件第218页  
Freescale Semiconductor, Inc.  
Enhanced Capture Timer  
RDPT — Timer Port Drive Reduction  
This bit reduces the effective output driver size which can reduce  
power supply current and generated noise depending upon pin  
loading.  
0 = Normal output drive capability  
1 = Enable output drive reduction function  
TCRE — Timer Counter Reset Enable  
This bit allows the timer counter to be reset by a successful output  
compare 7 event. This mode of operation is similar to an up-counting  
modulus counter.  
0 = Counter reset inhibited and counter free runs  
1 = Counter reset by a successful output compare 7  
If TC7 = $0000 and TCRE = 1, TCNT will stay at $0000 continuously.  
If TC7 = $FFFF and TCRE = 1, TOF will never be set when TCNT is  
reset from $FFFF to $0000.  
PR2, PR1, PR0 — Timer Prescaler Select  
These three bits specify the number of ÷2 stages that are to be  
inserted between the module clock and the main timer counter.  
Table 14-3. Prescaler Selection  
Prescale  
Factor  
PR2  
PR1  
PR0  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
1
2
4
8
16  
32  
64  
128  
The newly selected prescale factor will not take effect until the next  
synchronized edge where all prescale counter stages equal zero.  
Advance Information  
214  
68HC(9)12D60 — Rev 4.0  
Enhanced Capture Timer  
MOTOROLA  
For More Information On This Product,  
Go to: www.freescale.com  
 复制成功!