欢迎访问ic37.com |
会员登录 免费注册
发布采购

PDSP16256C0 参数 Datasheet PDF下载

PDSP16256C0图片预览
型号: PDSP16256C0
PDF下载: 下载PDF文件 查看货源
内容描述: 可编程FIR滤波器 [Programmable FIR Filter]
分类和应用:
文件页数/大小: 28 页 / 425 K
品牌: MITEL [ MITEL NETWORKS CORPORATION ]
 浏览型号PDSP16256C0的Datasheet PDF文件第12页浏览型号PDSP16256C0的Datasheet PDF文件第13页浏览型号PDSP16256C0的Datasheet PDF文件第14页浏览型号PDSP16256C0的Datasheet PDF文件第15页浏览型号PDSP16256C0的Datasheet PDF文件第17页浏览型号PDSP16256C0的Datasheet PDF文件第18页浏览型号PDSP16256C0的Datasheet PDF文件第19页浏览型号PDSP16256C0的Datasheet PDF文件第20页  
PDSP16256  
Using a Remote Master  
When a remote master is used to load  
The address and coefficient buses plus  
the and signals must all meet the specified  
coefficients,  
must be tied high and a  
EPROM  
WEN  
CS  
conventional peripheral interface is then provided. It  
is not possible, however, to read coefficients already  
stored. The master supplies an address and data  
bus, and writes to the PDSP16256 occur under the  
set up and hold times with respect to the system  
clock, see Fig 20 and Switching Characteristics.  
This synchronous interface is optimum for the  
majority of high end applications, when individual  
coefficients must be updated at sample clock rates.  
However, if the coefficients are to be loaded under  
software control from a general purpose  
control of synchronous  
and  
inputs. The  
WEN  
CS  
CoefficientControlRegisterpin(CCS)mustbedriven  
by a master address line higher in significance than  
A7:0. Both the  
and  
signals must be low for  
CS  
WEN  
microprocessor, the processor’s  
will  
WRITE STROBE  
the load operation to occur. When loading the control  
register the signal must be held low for a further 2  
cycles, see Fig. 20. Since the internal write operation  
is actually performed with the system clock, it is  
necessary for the clock to be present during the  
transfer.  
probably be asynchronous with the SCLK clock  
used by the PDSP16256. In this case external  
synchronising logic is needed, as shown in Fig.18.  
CS  
Fig. 19 shows the recommended loading sequence  
andfilteroperationinitiation.Thesimplesttechnique  
is to reset the device prior to loading a set of  
coefficients.CoefficientsmaybeloadedonceBUSY  
The  
input defines whether coefficients are  
BYTE  
loaded as a single 16 bit word or two 8-bit bytes. The  
latter saves on connections to the remote master.  
Address bits A7:0 are used in byte mode. 16-bit word  
mode uses bits A6:0, A7 being redundant. When  
writing in byte mode the least significant byte (A0 = 0)  
must be written first followed by the most significant  
byte (A0 = 1).  
returns low or 22 cycles after  
is taken high.  
RES  
When loading a device from a remote master the  
control register must be loaded first followed by the  
filtercoefficients. Fig. 19showstherequiredloading  
sequence, two examples are given one for byte  
mode the other for word mode. A gap of at least one  
cycle must be left after loading the control register  
before loading the first coefficient.  
InbytemodetheinternalcomparisonbetweenC15:12  
andC11:8ismade,regardlessofthestateof  
.
EPROM  
ForthisreasonpinsC15:8shouldallbetiedlowwhen  
a remote master is used with byte transfers. This  
ensures that the internal comparison gives equality  
and allows the load operation to occur.  
Filter operations are started by presenting the first  
data word at the same time as raising signal FEN;  
FRUN should always be low.  
16