欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4580-I/PT 参数 Datasheet PDF下载

PIC18F4580-I/PT图片预览
型号: PIC18F4580-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与ECAN技术, 10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with ECAN Technology, 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 490 页 / 8912 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4580-I/PT的Datasheet PDF文件第375页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第376页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第377页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第378页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第380页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第381页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第382页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第383页  
PIC18F2480/2580/4480/4580  
BRA  
Unconditional Branch  
BSF  
Bit Set f  
Syntax:  
BRA  
n
Syntax:  
BSF f, b {,a}  
Operands:  
Operation:  
Status Affected:  
Encoding:  
Description:  
-1024 n 1023  
(PC) + 2 + 2n PC  
None  
Operands:  
0 f 255  
0 b 7  
a [0,1]  
Operation:  
1 f<b>  
1101  
0nnn  
nnnn  
nnnn  
Status Affected:  
Encoding:  
None  
Add the 2’s complement number ‘2n’ to  
the PC. Since the PC will have  
incremented to fetch the next  
instruction, the new address will be  
PC + 2 + 2n. This instruction is a  
two-cycle instruction.  
1000  
bbba  
ffff  
ffff  
Description:  
Bit ‘b’ in register ‘f’ is set.  
If ‘a’ is ‘0’, the Access Bank is selected.  
If ‘a’ is ‘1’, the BSR is used to select the  
GPR bank.  
Words:  
Cycles:  
1
2
If ‘a’ is ‘0’ and the extended instruction  
set is enabled, this instruction operates  
in Indexed Literal Offset Addressing  
mode whenever f 95 (5Fh). See  
Section 26.2.3 “Byte-Oriented and  
Bit-Oriented Instructions in Indexed  
Literal Offset Mode” for details.  
Q Cycle Activity:  
Q1  
Q2  
Q3  
Q4  
Decode  
Read literal  
‘n’  
Process  
Data  
Write to PC  
Words:  
Cycles:  
1
1
No  
operation  
No  
operation  
No  
operation  
No  
operation  
Q Cycle Activity:  
Q1  
Example:  
HERE  
BRA Jump  
Q2  
Q3  
Q4  
Decode  
Read  
register ‘f’  
Process  
Data  
Write  
register ‘f’  
Before Instruction  
PC  
=
=
address (HERE)  
address (Jump)  
After Instruction  
PC  
Example:  
BSF  
FLAG_REG, 7, 1  
0Ah  
8Ah  
Before Instruction  
FLAG_REG  
After Instruction  
FLAG_REG  
=
=
© 2009 Microchip Technology Inc.  
DS39637D-page 379  
 复制成功!