欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F4580-I/PT 参数 Datasheet PDF下载

PIC18F4580-I/PT图片预览
型号: PIC18F4580-I/PT
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚增强型闪存微控制器与ECAN技术, 10位A / D和纳瓦技术 [28/40/44-Pin Enhanced Flash Microcontrollers with ECAN Technology, 10-Bit A/D and nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路时钟
文件页数/大小: 490 页 / 8912 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F4580-I/PT的Datasheet PDF文件第371页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第372页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第373页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第374页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第376页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第377页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第378页浏览型号PIC18F4580-I/PT的Datasheet PDF文件第379页  
PIC18F2480/2580/4480/4580  
ANDWF  
AND W with f  
BC  
Branch if Carry  
Syntax:  
ANDWF  
f {,d {,a}}  
Syntax:  
BC  
n
Operands:  
0 f 255  
d [0,1]  
a [0,1]  
Operands:  
Operation:  
-128 n 127  
if Carry bit is ‘1’,  
(PC) + 2 + 2n PC  
Operation:  
(W) .AND. (f) dest  
Status Affected:  
Encoding:  
None  
Status Affected:  
Encoding:  
N, Z  
1110  
0010  
nnnn  
nnnn  
0001  
01da  
ffff  
ffff  
Description:  
If the Carry bit is ‘1’, then the program  
Description:  
The contents of W are AND’ed with  
register ‘f’. If ‘d’ is ‘0’, the result is stored  
in W. If ‘d’ is ‘1’, the result is stored back  
in register ‘f’.  
will branch.  
The 2’s complement number ‘2n’ is  
added to the PC. Since the PC will have  
incremented to fetch the next  
If ‘a’ is ‘0’, the Access Bank is selected.  
If ‘a’ is ‘1’, the BSR is used to select the  
GPR bank.  
instruction, the new address will be  
PC + 2 + 2n. This instruction is then a  
two-cycle instruction.  
If ‘a’ is ‘0’ and the extended instruction  
set is enabled, this instruction operates  
in Indexed Literal Offset Addressing  
mode whenever f 95 (5Fh). See  
Section 26.2.3 “Byte-Oriented and  
Bit-Oriented Instructions in Indexed  
Literal Offset Mode” for details.  
Words:  
Cycles:  
1
1(2)  
Q Cycle Activity:  
If Jump:  
Q1  
Q2  
Q3  
Q4  
Decode  
Read literal  
‘n’  
Process  
Data  
Write to PC  
Words:  
1
1
Cycles:  
No  
No  
No  
No  
operation  
operation  
operation  
operation  
Q Cycle Activity:  
Q1  
If No Jump:  
Q1  
Q2  
Q3  
Q4  
Q2  
Q3  
Q4  
Decode  
Read  
register ‘f’  
Process  
Data  
Write to  
destination  
Decode  
Read literal  
‘n’  
Process  
Data  
No  
operation  
Example:  
ANDWF  
REG, 0, 0  
Example:  
HERE  
BC  
5
Before Instruction  
Before Instruction  
W
=
17h  
C2h  
PC  
=
address (HERE)  
REG  
=
After Instruction  
After Instruction  
If Carry  
PC  
If Carry  
PC  
=
=
=
=
1;  
W
REG  
=
=
02h  
C2h  
address (HERE + 12)  
0;  
address (HERE + 2)  
© 2009 Microchip Technology Inc.  
DS39637D-page 375  
 复制成功!