欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F2450-I/SO 参数 Datasheet PDF下载

PIC18F2450-I/SO图片预览
型号: PIC18F2450-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚,高性能, 12 MIPS ,增强型闪存, USB微控制器采用纳瓦技术 [28/40/44-Pin, High-Performance, 12 MIPS, Enhanced Flash, USB Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 320 页 / 5591 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F2450-I/SO的Datasheet PDF文件第94页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第95页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第96页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第97页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第99页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第100页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第101页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第102页  
PIC18F2450/4450  
8.6  
RCON Register  
The RCON register contains flag bits which are used to  
determine the cause of the last Reset or wake-up from  
Idle or Sleep modes. RCON also contains the IPEN bit  
which enables interrupt priorities.  
REGISTER 8-10: RCON: RESET CONTROL REGISTER  
R/W-0  
IPEN  
R/W-1(1)  
U-0  
R/W-1  
RI  
R-1  
TO  
R-1  
PD  
R/W-0(2)  
POR  
R/W-0  
BOR  
SBOREN  
bit 7  
bit 0  
Legend:  
R = Readable bit  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
-n = Value at POR  
bit 7  
bit 6  
IPEN: Interrupt Priority Enable bit  
1= Enable priority levels on interrupts  
0= Disable priority levels on interrupts (PIC16CXXX Compatibility mode)  
SBOREN: BOR Software Enable bit(1)  
For details of bit operation, see Register 4-1.  
Unimplemented: Read as ‘0’  
bit 5  
bit 4  
RI: RESETInstruction Flag bit  
For details of bit operation, see Register 4-1.  
TO: Watchdog Time-out Flag bit  
bit 3  
bit 2  
bit 1  
bit 0  
For details of bit operation, see Register 4-1.  
PD: Power-Down Detection Flag bit  
For details of bit operation, see Register 4-1.  
POR: Power-on Reset Status bit(2)  
For details of bit operation, see Register 4-1.  
BOR: Brown-out Reset Status bit  
For details of bit operation, see Register 4-1.  
Note 1: If SBOREN is enabled, its Reset state is ‘1’; otherwise, it is ‘0’. See Register 4-1 for additional information.  
2: The actual Reset value of POR is determined by the type of device Reset. See Register 4-1 for additional  
information.  
DS39760A-page 96  
Advance Information  
© 2006 Microchip Technology Inc.  
 复制成功!