欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F2450-I/SO 参数 Datasheet PDF下载

PIC18F2450-I/SO图片预览
型号: PIC18F2450-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚,高性能, 12 MIPS ,增强型闪存, USB微控制器采用纳瓦技术 [28/40/44-Pin, High-Performance, 12 MIPS, Enhanced Flash, USB Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 320 页 / 5591 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F2450-I/SO的Datasheet PDF文件第90页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第91页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第92页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第93页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第95页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第96页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第97页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第98页  
PIC18F2450/4450  
8.4  
PIE Registers  
The PIE registers contain the individual enable bits for  
the peripheral interrupts. Due to the number of  
peripheral interrupt sources, there are two Peripheral  
Interrupt Enable registers (PIE1 and PIE2). When  
IPEN = 0, the PEIE bit must be set to enable any of  
these peripheral interrupts.  
REGISTER 8-6:  
PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1  
U-0  
R/W-0  
ADIE  
R/W-0  
RCIE  
R/W-0  
TXIE  
U-0  
R/W-0  
R/W-0  
R/W-0  
CCP1IE  
TMR2IE  
TMR1IE  
bit 7  
bit 0  
Legend:  
R = Readable bit  
-n = Value at POR  
W = Writable bit  
‘1’ = Bit is set  
U = Unimplemented bit, read as ‘0’  
‘0’ = Bit is cleared x = Bit is unknown  
bit 7  
bit 6  
Unimplemented: Read as ‘0’  
ADIE: A/D Converter Interrupt Enable bit  
1= Enables the A/D interrupt  
0= Disables the A/D interrupt  
bit 5  
bit 4  
RCIE: EUSART Receive Interrupt Enable bit  
1= Enables the EUSART receive interrupt  
0= Disables the EUSART receive interrupt  
TXIE: EUSART Transmit Interrupt Enable bit  
1= Enables the EUSART transmit interrupt  
0= Disables the EUSART transmit interrupt  
bit 3  
bit 2  
Unimplemented: Read as ‘0’  
CCP1IE: CCP1 Interrupt Enable bit  
1= Enables the CCP1 interrupt  
0= Disables the CCP1 interrupt  
bit 1  
bit 0  
TMR2IE: TMR2 to PR2 Match Interrupt Enable bit  
1= Enables the TMR2 to PR2 match interrupt  
0= Disables the TMR2 to PR2 match interrupt  
TMR1IE: TMR1 Overflow Interrupt Enable bit  
1= Enables the TMR1 overflow interrupt  
0= Disables the TMR1 overflow interrupt  
DS39760A-page 92  
Advance Information  
© 2006 Microchip Technology Inc.  
 复制成功!