欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC18F2450-I/SO 参数 Datasheet PDF下载

PIC18F2450-I/SO图片预览
型号: PIC18F2450-I/SO
PDF下载: 下载PDF文件 查看货源
内容描述: 28 /40/ 44引脚,高性能, 12 MIPS ,增强型闪存, USB微控制器采用纳瓦技术 [28/40/44-Pin, High-Performance, 12 MIPS, Enhanced Flash, USB Microcontrollers with nanoWatt Technology]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 320 页 / 5591 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC18F2450-I/SO的Datasheet PDF文件第48页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第49页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第50页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第51页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第53页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第54页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第55页浏览型号PIC18F2450-I/SO的Datasheet PDF文件第56页  
PIC18F2450/4450  
TABLE 4-4:  
INITIALIZATION CONDITIONS FOR ALL REGISTERS (CONTINUED)  
MCLR Resets,  
WDT Reset,  
RESET Instruction,  
Stack Resets  
Power-on Reset,  
Brown-out Reset  
Wake-up via WDT  
or Interrupt  
Register  
Applicable Devices  
INDF2  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
2450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
4450  
N/A  
N/A  
N/A  
POSTINC2  
POSTDEC2  
PREINC2  
PLUSW2  
FSR2H  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
---- 0000  
xxxx xxxx  
---x xxxx  
0000 0000  
xxxx xxxx  
1111 1111  
0--- q-00  
0-00 0101  
---- ---0  
0q-1 11q0  
xxxx xxxx  
xxxx xxxx  
0000 0000  
0000 0000  
1111 1111  
-000 0000  
xxxx xxxx  
xxxx xxxx  
--00 0000  
--00 qqqq  
0-00 0000  
xxxx xxxx  
xxxx xxxx  
--00 0000  
0000 0000  
0000 0000  
0000 0000  
---- 0000  
uuuu uuuu  
---u uuuu  
0000 0000  
uuuu uuuu  
1111 1111  
0--- 0-q0  
0-00 0101  
---- ---0  
0q-q qquu  
uuuu uuuu  
uuuu uuuu  
u0uu uuuu  
0000 0000  
1111 1111  
-000 0000  
uuuu uuuu  
uuuu uuuu  
--00 0000  
--00 qqqq  
0-00 0000  
uuuu uuuu  
uuuu uuuu  
--00 0000  
0000 0000  
0000 0000  
0000 0000  
---- uuuu  
uuuu uuuu  
---u uuuu  
uuuu uuuu  
uuuu uuuu  
uuuu uuuu  
u--- u-qu  
u-uu uuuu  
---- ---u  
uq-u qquu  
uuuu uuuu  
uuuu uuuu  
uuuu uuuu  
uuuu uuuu  
1111 1111  
-uuu uuuu  
uuuu uuuu  
uuuu uuuu  
--uu uuuu  
--uu uuuu  
u-uu uuuu  
uuuu uuuu  
uuuu uuuu  
--uu uuuu  
uuuu uuuu  
uuuu uuuu  
uuuu uuuu  
FSR2L  
STATUS  
TMR0H  
TMR0L  
T0CON  
OSCCON  
HLVDCON  
WDTCON  
RCON(4)  
TMR1H  
TMR1L  
T1CON  
TMR2  
PR2  
T2CON  
ADRESH  
ADRESL  
ADCON0  
ADCON1  
ADCON2  
CCPR1H  
CCPR1L  
CCP1CON  
SPBRG  
RCREG  
TXREG  
Legend: u= unchanged, x= unknown, -= unimplemented bit, read as ‘0’, q= value depends on condition.  
Shaded cells indicate conditions do not apply for the designated device.  
Note 1: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the TOSU, TOSH and TOSL are  
updated with the current value of the PC. The STKPTR is modified to point to the next location in the  
hardware stack.  
2: One or more bits in the INTCONx or PIRx registers will be affected (to cause wake-up).  
3: When the wake-up is due to an interrupt and the GIEL or GIEH bit is set, the PC is loaded with the  
interrupt vector (0008h or 0018h).  
4: See Table 4-3 for Reset value for specific condition.  
5: PORTA<6>, LATA<6> and TRISA<6> are enabled depending on the oscillator mode selected. When not  
enabled as PORTA pins, they are disabled and read ‘0’.  
DS39760A-page 50  
Advance Information  
© 2006 Microchip Technology Inc.  
 复制成功!