欢迎访问ic37.com |
会员登录 免费注册
发布采购

PIC16F505-I/SL 参数 Datasheet PDF下载

PIC16F505-I/SL图片预览
型号: PIC16F505-I/SL
PDF下载: 下载PDF文件 查看货源
内容描述: 8月14日引脚, 8位闪存微控制器 [8/14-Pin, 8-Bit Flash Microcontrollers]
分类和应用: 闪存微控制器和处理器外围集成电路光电二极管PC时钟
文件页数/大小: 100 页 / 1278 K
品牌: MICROCHIP [ MICROCHIP ]
 浏览型号PIC16F505-I/SL的Datasheet PDF文件第33页浏览型号PIC16F505-I/SL的Datasheet PDF文件第34页浏览型号PIC16F505-I/SL的Datasheet PDF文件第35页浏览型号PIC16F505-I/SL的Datasheet PDF文件第36页浏览型号PIC16F505-I/SL的Datasheet PDF文件第38页浏览型号PIC16F505-I/SL的Datasheet PDF文件第39页浏览型号PIC16F505-I/SL的Datasheet PDF文件第40页浏览型号PIC16F505-I/SL的Datasheet PDF文件第41页  
PIC12F508/509/16F505  
When a prescaler is used, the external clock input is  
divided by the asynchronous ripple counter-type  
prescaler, so that the prescaler output is symmetrical.  
For the external clock to meet the sampling require-  
ment, the ripple counter must be taken into account.  
Therefore, it is necessary for T0CKI to have a period of  
at least 4 TOSC (and a small RC delay of 4 Tt0H) divided  
by the prescaler value. The only requirement on T0CKI  
high and low time is that they do not violate the  
minimum pulse width requirement of Tt0H. Refer to  
parameters 40, 41 and 42 in the electrical specification  
of the desired device.  
6.1  
Using Timer0 with an External  
Clock  
When an external clock input is used for Timer0, it must  
meet certain requirements. The external clock require-  
ment is due to internal phase clock (TOSC) synchroniza-  
tion. Also, there is a delay in the actual incrementing of  
Timer0 after synchronization.  
6.1.1  
EXTERNAL CLOCK  
SYNCHRONIZATION  
When no prescaler is used, the external clock input is  
the same as the prescaler output. The synchronization  
of T0CKI with the internal phase clocks is accom-  
plished by sampling the prescaler output on the Q2 and  
Q4 cycles of the internal phase clocks (Figure 6-4).  
Therefore, it is necessary for T0CKI to be high for at  
least 2 TOSC (and a small RC delay of 2 Tt0H) and low  
for at least 2 TOSC (and a small RC delay of 2 Tt0H).  
Refer to the electrical specification of the desired  
device.  
6.1.2  
TIMER0 INCREMENT DELAY  
Since the prescaler output is synchronized with the  
internal clocks, there is a small delay from the time the  
external clock edge occurs to the time the Timer0  
module is actually incremented. Figure 6-4 shows the  
delay from the external clock edge to the timer  
incrementing.  
FIGURE 6-4:  
TIMER0 TIMING WITH EXTERNAL CLOCK  
Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4 Q1 Q2 Q3 Q4  
Small pulse  
misses sampling  
External Clock Input or  
(2)  
Prescaler Output  
(1)  
External Clock/Prescaler  
Output After Sampling  
(3)  
Increment Timer0 (Q4)  
Timer0  
T0  
T0 + 1  
T0 + 2  
Note 1: Delay from clock input change to Timer0 increment is 3 TOSC to 7 TOSC. (Duration of Q = TOSC). Therefore, the error  
in measuring the interval between two edges on Timer0 input = ±4 TOSC max.  
2: External clock if no prescaler selected; prescaler output otherwise.  
3: The arrows indicate the points in time where sampling occurs.  
© 2007 Microchip Technology Inc.  
Preliminary  
DS41236C-page 35