欢迎访问ic37.com |
会员登录 免费注册
发布采购

MX29LV160CBTC-70G 参数 Datasheet PDF下载

MX29LV160CBTC-70G图片预览
型号: MX29LV160CBTC-70G
PDF下载: 下载PDF文件 查看货源
内容描述: 16M - BIT [ 2Mx8 / 1Mx16 ] CMOS单电压3V仅限于Flash存储器 [16M-BIT [2Mx8/1Mx16] CMOS SINGLE VOLTAGE 3V ONLY FLASH MEMORY]
分类和应用: 闪存存储内存集成电路光电二极管ISM频段
文件页数/大小: 66 页 / 923 K
品牌: Macronix [ MACRONIX INTERNATIONAL ]
 浏览型号MX29LV160CBTC-70G的Datasheet PDF文件第12页浏览型号MX29LV160CBTC-70G的Datasheet PDF文件第13页浏览型号MX29LV160CBTC-70G的Datasheet PDF文件第14页浏览型号MX29LV160CBTC-70G的Datasheet PDF文件第15页浏览型号MX29LV160CBTC-70G的Datasheet PDF文件第17页浏览型号MX29LV160CBTC-70G的Datasheet PDF文件第18页浏览型号MX29LV160CBTC-70G的Datasheet PDF文件第19页浏览型号MX29LV160CBTC-70G的Datasheet PDF文件第20页  
MX29LV160C T/B  
device then returns to reading array data and addresses  
are no longer latched. The system can determine the  
status of the program operation by using  
Q7, Q6, or RY/BY#. See "Write Operation Status" for  
information on these status bits.  
During the Automatic Erase algorithm, Data# Polling pro-  
duces a "0" on Q7.When the Automatic Erase algorithm  
is complete, or if the device enters the Erase Suspend  
mode, Data# Polling produces a "1" on Q7.This is analo-  
gous to the complement/true datum output described for  
the Automatic Program algorithm: the erase function  
changes all the bits in a sector to "1" prior to this, the  
device outputs the "complement,or "0".The system  
must provide an address within any of the sectors se-  
lected for erasure to read valid status information on Q7.  
Any commands written to the device during the Embed-  
ded Program Algorithm are ignored.Note that a hardware  
reset immediately terminates the programming  
operation.The Byte/Word Program command sequence  
should be reinitiated once the device has reset to read-  
ing array data, to ensure data integrity.  
After an erase command sequence is written, if all sec-  
tors selected for erasing are protected, Data# Polling on  
Q7 is active for approximately 100 us, then the device  
returns to reading array data. If not all selected sectors  
are protected, the Automatic Erase algorithm erases the  
unprotected sectors, and ignores the selected sectors  
that are protected.  
Programming is allowed in any sequence and across  
sector boundaries. A bit cannot be programmed from a  
"0" back to a "1". Attempting to do so may cause the  
device to set Q5 to "1", or cause the Data# Polling algo-  
rithm to indicate the operation was successful.However,  
a succeeding read will show that the data is still "0".  
Only erase operations can convert a "0" to a "1".  
When the system detects Q7 has changed from the  
complement to true data, it can read valid data at Q7-Q0  
on the following read cycles. This is because Q7 may  
change asynchronously with Q0-Q6 while Output Enable  
(OE#) is asserted low.  
WRITE OPERATION STATUS  
The device provides several bits to determine the status  
of a write operation: Q2, Q3, Q5, Q6, Q7, and RY/BY#.  
Table 8 and the following subsections describe the func-  
tions of these bits. Q7, RY/BY#, and Q6 each offer a  
method for determining whether a program or erase op-  
eration is complete or in progress. These three bits are  
discussed first.  
RY/BY# :Ready/Busy  
The RY/BY# is a dedicated, open-drain output pin that  
indicates whether an Automatic Erase/Program algorithm  
is in progress or complete. The RY/BY# status is valid  
after the rising edge of the final WE# or CE#, whichever  
happens first, in the command sequence.Since RY/BY#  
is an open-drain output, several RY/BY# pins can be tied  
together in parallel with a pull-up resistor to Vcc.  
Q7:Data# Polling  
The Data# Polling bit, Q7, indicates to the host system  
whether an Automatic Algorithm is in progress or com-  
pleted, or whether the device is in Erase Suspend.Data#  
Polling is valid after the rising edge of the finalWE# pulse  
in the program or erase command sequence.  
If the output is low (Busy), the device is actively erasing  
or programming.(This includes programming in the Erase  
Suspend mode.) If the output is high (Ready), the device  
is ready to read array data (including during the Erase  
Suspend mode), or is in the standby mode.  
During the Automatic Program algorithm, the device out-  
puts on Q7 the complement of the datum programmed to  
Q7.This Q7 status also applies to programming during  
Erase Suspend.When the Automatic Program algorithm  
is complete, the device outputs the datum programmed  
to Q7.The system must provide the program address to  
read valid status information on Q7.If a program address  
falls within a protected sector, Data# Polling on Q7 is  
active for approximately 1 us, then the device returns to  
reading array data.  
Table 8 shows the outputs for RY/BY# during write op-  
eration.  
Q6:Toggle BIT I  
Toggle Bit I on Q6 indicates whether an Automatic Pro-  
gram or Erase algorithm is in progress or complete, or  
whether the device has entered the Erase Suspend mode.  
P/N:PM1186  
REV. 1.2, JAN. 19, 2006  
16  
 复制成功!