欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962R1121307V9A 参数 Datasheet PDF下载

5962R1121307V9A图片预览
型号: 5962R1121307V9A
PDF下载: 下载PDF文件 查看货源
内容描述: 抗辐射, 5.0V / 3.3V μ处理器监控电路 [Rad-Hard, 5.0V/3.3V μ-Processor Supervisory Circuits]
分类和应用: 监控
文件页数/大小: 19 页 / 1152 K
品牌: INTERSIL [ Intersil ]
 浏览型号5962R1121307V9A的Datasheet PDF文件第11页浏览型号5962R1121307V9A的Datasheet PDF文件第12页浏览型号5962R1121307V9A的Datasheet PDF文件第13页浏览型号5962R1121307V9A的Datasheet PDF文件第14页浏览型号5962R1121307V9A的Datasheet PDF文件第16页浏览型号5962R1121307V9A的Datasheet PDF文件第17页浏览型号5962R1121307V9A的Datasheet PDF文件第18页浏览型号5962R1121307V9A的Datasheet PDF文件第19页  
ISL705AEH, ISL705BEH, ISL705CEH, ISL706AEH, ISL706BEH, ISL706CEH  
The rising voltage, VTR is calculated as 2.98V and the falling  
V
(EQ. 4)  
PULL  
---------------  
R
=
voltage VTF is calculated as 2.88V so 100mV hysteresis is  
achieved.  
PULL  
I
SINK  
An additional item to consider is that the output voltage is equal  
Adding Hysteresis to the PFI Comparator  
to V , however according to the “Electrical Specifications” on  
DD  
The PFI comparator has no built in hysteresis, however the  
designer may add hysteresis by connecting a resistor from the  
PFO pin to the PFI pin, essentially adding positive feedback to the  
comparator (see Figure 38).  
page 6, the output of the PFI comparator is guaranteed to be at  
least (V -1.5) volts. When you take this worst case into account,  
DD  
the hysteresis can be as low at 70mV.  
Special Application Considerations  
Using good decoupling practices will prevent transients (i.e., due  
to switching noises and short duration droops in the supply  
voltage) from causing unwanted resets and reduce the power-fail  
circuit’s sensitivity to high-frequency noise on the line being  
monitored.  
V
DD  
RST  
PFO  
R1  
R2  
PFI  
When the WDI input is left unconnected, it is recommended to  
place a 10µF capacitor to ground to reduce single event  
transients from arising in the WDO pin.  
ISL705AEH  
As described in the “Electrical Specifications” Table on page 7,  
there is a delay on the PFO pin whenever PFI crosses the  
threshold. This delay is due to internal filters on the PFI  
comparator circuitry which were added to mitigate single event  
transients. If the PFI input transitions below or above the  
threshold and the duration of the transition is less than the delay,  
the PFO pin will not change states.  
R3  
FIGURE 38. POSITIVE FEEDBACK FOR HYSTERISIS  
The following procedure allows the system designer to calculate  
the components based on the requirements and on given data,  
such as supply rail voltages, hysteresis band voltage (V ), and  
HB  
reference voltage (V ).  
PFI  
The comparator only has two states of operation. When it is low,  
the current through R3 is I = V /R3. When the output is high,  
R3 PFI  
I
= (V - V )/R3. The feedback current needs to be very  
DD PFI  
R3  
small so it does not induce oscillations; 200nA is a good starting  
point. Now two values of R3 can be calculated with V = 5V and  
DD  
= 1.25V; R3 = 6.25Mor 11.25M, select the lowest value  
V
PFI  
of the two.  
With R3 selected as 6.2M(closest standard 1% resistor), R1  
can be calculated as:  
VHB  
-----------  
(EQ. 5)  
R1= R3  
= 124kΩ  
V
DD  
with VHB selected at 100mV. The closest standard value for R1 is  
124k. Then next step is select the rising trip voltage (VTR) such  
that:  
VHB  
-----------  
(EQ. 6)  
VTR > V  
1 +  
PFI  
V
DD  
The rising threshold voltage is selected at 3.0V and R2 is  
calculated by Equation 7.  
VTR  
-----------------------------  
PFI  
1
R1  
1
R3  
-------  
-------  
(EQ. 7)  
R2 = 1 ⁄  
(V  
× R1)  
Plugging in all the variables R2 in this example is 90.9kagain  
this is choosing the closest 1% resistor. The final step is verify the  
trip voltages.  
1
R1  
1
R2  
1
R3  
-------  
-------  
-------  
(EQ. 8)  
VTR = (V ) × R1  
+
+
PFI  
R1 × VDD  
-------------------------  
(EQ. 9)  
VTF = VTR –  
R3  
FN8262.0  
March 30, 2012  
15  
 复制成功!