欢迎访问ic37.com |
会员登录 免费注册
发布采购

TE28F128J3C-150 参数 Datasheet PDF下载

TE28F128J3C-150图片预览
型号: TE28F128J3C-150
PDF下载: 下载PDF文件 查看货源
内容描述: 英特尔StrataFlash闪存( J3 ) [Intel StrataFlash Memory (J3)]
分类和应用: 闪存
文件页数/大小: 72 页 / 909 K
品牌: INTEL [ INTEL ]
 浏览型号TE28F128J3C-150的Datasheet PDF文件第61页浏览型号TE28F128J3C-150的Datasheet PDF文件第62页浏览型号TE28F128J3C-150的Datasheet PDF文件第63页浏览型号TE28F128J3C-150的Datasheet PDF文件第64页浏览型号TE28F128J3C-150的Datasheet PDF文件第66页浏览型号TE28F128J3C-150的Datasheet PDF文件第67页浏览型号TE28F128J3C-150的Datasheet PDF文件第68页浏览型号TE28F128J3C-150的Datasheet PDF文件第69页  
256-Mbit J3 (x8/x16)  
Figure 24. Set Block Lock-Bit Flowchart  
Start  
Bus  
Operation  
Command  
Comments  
Set Block Lock-Bit Data = 60H  
Write 60H,  
Block Address  
Write  
Setup  
Addr =Block Address  
Set Block Lock-Bit Data = 01H  
Write  
Read  
Confirm  
Addr = Block Address  
Write 01H,  
Block Address  
Status Register Data  
Check SR.7  
1 = WSM Ready  
0 = WSM Busy  
Read Status Register  
Standby  
Repeat for subsequent lock-bit operations.  
0
SR.7 =  
Full status check can be done after each lock-bit set operation or after  
a sequence of lock-bit set operations.  
1
Write FFH after the last lock-bit set operation to place device in read  
array mode.  
Full Status  
Check if Desired  
Set Lock-Bit Complete  
FULL STATUS CHECK PROCEDURE  
Read Status Register  
Data (See Above)  
Bus  
Operation  
Command  
Comments  
Check SR.3  
1 = Programming Voltage Error  
Detect  
1
Standby  
SR.3 =  
Voltage Range Error  
Check SR.4, 5  
Standby  
Standby  
Both 1 = Command Sequence  
Error  
0
SR.4,5 =  
0
1
1
Command Sequence  
Error  
Check SR.4  
1 = Set Lock-Bit Error  
SR.5, SR.4 and SR.3 are only cleared by the Clear Status Register  
command, in cases where multiple lock-bits are set before full status is  
checked.  
SR.4 =  
0
Set Lock-Bit Error  
If an error is detected, clear the status register before attempting retry  
or other error recovery.  
Set Lock-Bit  
Successful  
Datasheet  
65  
 复制成功!