欢迎访问ic37.com |
会员登录 免费注册
发布采购

82915GV 参数 Datasheet PDF下载

82915GV图片预览
型号: 82915GV
PDF下载: 下载PDF文件 查看货源
内容描述: Express芯片组 [Express Chipset]
分类和应用:
文件页数/大小: 426 页 / 3241 K
品牌: INTEL [ INTEL ]
 浏览型号82915GV的Datasheet PDF文件第70页浏览型号82915GV的Datasheet PDF文件第71页浏览型号82915GV的Datasheet PDF文件第72页浏览型号82915GV的Datasheet PDF文件第73页浏览型号82915GV的Datasheet PDF文件第75页浏览型号82915GV的Datasheet PDF文件第76页浏览型号82915GV的Datasheet PDF文件第77页浏览型号82915GV的Datasheet PDF文件第78页  
Host Bridge/DRAM Controller Registers (D0:F0)  
R
4.1.12  
EPBAR—Egress Port Base Address (D0:F0)  
PCI Device:  
Address Offset:  
Default Value:  
Access:  
0
40h  
00000000h  
RO  
Size:  
32 bits  
This is the base address for the Egress Port MMIO configuration space. There is no physical  
memory within this 4-KB window that can be addressed. The 4 KB reserved by this register does  
not alias to any PCI 2.3 compliant memory-mapped space.  
On reset, this register is disabled and must be enabled by writing a 1 to EPBAREN[Dev 0, offset  
54h, bit 27]  
Bit  
Access &  
Default  
Description  
31:12  
R/W  
Egress Port MMIO Base Address: This field corresponds to bits 31 to 12 of the  
00000h  
base address Egress Port MMIO configuration space.  
BIOS will program this register resulting in a base address for a 4-KB block of  
contiguous memory address space. This register ensures that a naturally aligned  
4-KB space is allocated within total addressable memory space of 4 GB.  
System software uses this base address to program the (G)MCH MMIO register  
set.  
11:0  
Reserved  
74  
Datasheet  
 复制成功!