欢迎访问ic37.com |
会员登录 免费注册
发布采购

82915GV 参数 Datasheet PDF下载

82915GV图片预览
型号: 82915GV
PDF下载: 下载PDF文件 查看货源
内容描述: Express芯片组 [Express Chipset]
分类和应用:
文件页数/大小: 426 页 / 3241 K
品牌: INTEL [ INTEL ]
 浏览型号82915GV的Datasheet PDF文件第66页浏览型号82915GV的Datasheet PDF文件第67页浏览型号82915GV的Datasheet PDF文件第68页浏览型号82915GV的Datasheet PDF文件第69页浏览型号82915GV的Datasheet PDF文件第71页浏览型号82915GV的Datasheet PDF文件第72页浏览型号82915GV的Datasheet PDF文件第73页浏览型号82915GV的Datasheet PDF文件第74页  
Host Bridge/DRAM Controller Registers (D0:F0)  
R
4.1.4  
PCISTS—PCI Status (D0:F0)  
PCI Device:  
Address Offset:  
Default Value:  
Access:  
0
06h  
0090h  
RO, R/W/C  
16 bits  
Size:  
This status register reports the occurrence of error events on Device 0’s PCI interface. Since the  
(G)MCH Device 0 does not physically reside on Primary PCI, many of the bits are not  
implemented.  
Bit  
15  
14  
Access &  
Default  
Description  
RO  
0b  
Detected Parity Error (DPE): Hardwired to a 0.  
R/W/C  
0b  
Signaled System Error (SSE): Software clears this bit by writing a 1 to it.  
1 = The (G)MCH Device 0 generated an SERR message over DMI for any  
enabled Device 0 error condition. Device 0 error conditions are enabled in the  
PCICMD, and ERRCMD registers. Device 0 error flags are read/reset from  
the PCISTS, or ERRSTS registers.  
13  
12  
R/WC  
0b  
Received Master Abort Status (RMAS): Software clears this bit by writing a 1 to  
it.  
1 = (G)MCH generated a DMI request that receives an Unsupported Request  
completion packet.  
R/WC  
0b  
Received Target Abort Status (RTAS): Software clears this bit by writing a 1 to  
it.  
1 = (G)MCH generated a DMI request that receives a Completer Abort  
completion packet.  
11  
RO  
0b  
Signaled Target Abort Status (STAS): The (G)MCH will not generate a Target  
Abort DMI completion packet or Special Cycle. This bit is not implemented in the  
(G)MCH and is hardwired to a 0.  
10:9  
RO  
00b  
DEVSEL Timing (DEVT): These bits are hardwired to "00". Device 0 does not  
physically connect to Primary PCI. These bits are set to "00" (fast decode) so  
that optimum DEVSEL timing for Primary PCI is not limited by the (G)MCH.  
8
7
RO  
0b  
Master Data Parity Error Detected (DPD): PERR signaling and messaging are  
not implemented by the (G)MCH; therefore, this bit is hardwired to 0.  
RO  
1b  
Fast Back-to-Back (FB2B): Hardwired to 1. Device 0 does not physically  
connect to Primary PCI. This bit is set to 1 (indicating fast back-to-back  
capability) so that the optimum setting for Primary PCI is not limited by the  
(G)MCH.  
6
5
Reserved  
RO  
0b  
66 MHz Capable: Does not apply to PCI Express*. Hardwired to 0.  
4
RO  
1b  
Capability List (CLIST): This bit is hardwired to 1 to indicate to the configuration  
software that this device/function implements a list of new capabilities. A list of  
new capabilities is accessed via register CAPPTR at configuration address offset  
34h. Register CAPPTR contains an offset pointing to the start address within  
configuration space of this device where the Capability standard register resides.  
3:0  
Reserved  
70  
Datasheet  
 复制成功!