欢迎访问ic37.com |
会员登录 免费注册
发布采购

82915GV 参数 Datasheet PDF下载

82915GV图片预览
型号: 82915GV
PDF下载: 下载PDF文件 查看货源
内容描述: Express芯片组 [Express Chipset]
分类和应用:
文件页数/大小: 426 页 / 3241 K
品牌: INTEL [ INTEL ]
 浏览型号82915GV的Datasheet PDF文件第162页浏览型号82915GV的Datasheet PDF文件第163页浏览型号82915GV的Datasheet PDF文件第164页浏览型号82915GV的Datasheet PDF文件第165页浏览型号82915GV的Datasheet PDF文件第167页浏览型号82915GV的Datasheet PDF文件第168页浏览型号82915GV的Datasheet PDF文件第169页浏览型号82915GV的Datasheet PDF文件第170页  
Host-PCI Express* Bridge Registers (D1:F0)  
(Intel® 82915G/82915P/82915PL Only)  
R
8.1.51  
VC0RSTS—VC0 Resource Status (D1:F0)  
PCI Device:  
Address Offset:  
Default Value:  
Access:  
1
11Ah  
0000h  
RO  
Size:  
16 bits  
This register reports the Virtual Channel specific status.  
Bit  
Access &  
Default  
Description  
15:2  
1
Reserved  
RO  
1b  
VC0 Negotiation Pending  
0 = The VC negotiation is complete.  
1 = The VC resource is still in the process of negotiation (initialization or  
disabling).  
This bit indicates the status of the process of Flow Control initialization. It is set by  
default on Reset, as well as whenever the corresponding Virtual Channel is  
Disabled or the Link is in the DL_Down state. It is cleared when the link  
successfully exits the FC_INIT2 state  
Before using a Virtual Channel, software must check whether the VC Negotiation  
Pending fields for that Virtual Channel are cleared in both Components on a Link.  
0
Reserved  
8.1.52  
VC1RCAP—VC1 Resource Capability (D1:F0)  
PCI Device:  
Address Offset:  
Default Value:  
Access:  
1
11Ch  
00008000h  
RO  
Size:  
32 bits  
Bit  
Access &  
Default  
Description  
31:16  
15  
Reserved  
Reject Snoop Transactions  
RO  
1b  
0 = Transactions with or without the No Snoop bit set within the TLP header are  
allowed on this VC.  
1 = Any transaction without the No Snoop bit set within the TLP header will be  
rejected as an Unsupported Request.  
14:0  
Reserved  
166  
Datasheet  
 复制成功!