欢迎访问ic37.com |
会员登录 免费注册
发布采购

82915GV 参数 Datasheet PDF下载

82915GV图片预览
型号: 82915GV
PDF下载: 下载PDF文件 查看货源
内容描述: Express芯片组 [Express Chipset]
分类和应用:
文件页数/大小: 426 页 / 3241 K
品牌: INTEL [ INTEL ]
 浏览型号82915GV的Datasheet PDF文件第132页浏览型号82915GV的Datasheet PDF文件第133页浏览型号82915GV的Datasheet PDF文件第134页浏览型号82915GV的Datasheet PDF文件第135页浏览型号82915GV的Datasheet PDF文件第137页浏览型号82915GV的Datasheet PDF文件第138页浏览型号82915GV的Datasheet PDF文件第139页浏览型号82915GV的Datasheet PDF文件第140页  
Host-PCI Express* Bridge Registers (D1:F0)  
(Intel® 82915G/82915P/82915PL Only)  
R
8.1.14  
SSTS1—Secondary Status (D1:F0)  
PCI Device:  
Address Offset:  
Default Value:  
Access:  
1
1Eh  
00h  
RO, R/W/C  
16 bits  
Size:  
SSTS1 is a 16-bit status register that reports the occurrence of error conditions associated with  
secondary side (i.e., PCI Express Graphics side) of the “virtual” PCI-PCI Bridge in the (G)MCH.  
Bit  
Access &  
Default  
Description  
15  
R/WC  
0b  
Detected Parity Error (DPE):  
1 = The MCH received across the link (upstream) a Posted Write Data Poisoned  
TLP (EP=1).  
14  
13  
12  
11  
R/WC  
0b  
Received System Error (RSE):  
1 = Secondary side sends an ERR_FATAL or ERR_NONFATAL message due to  
an error detected by the secondary side, and the SERR Enable bit in the  
Bridge Control register is 1.  
R/WC  
0b  
Received Master Abort (RMA):  
1 = Secondary Side for Type 1 Configuration Space Header Device (for requests  
initiated by the Type 1 Header Device itself) receives a completion with  
Unsupported Request Completion Status.  
R/WC  
0b  
Received Target Abort (RTA):  
1 = Secondary Side for Type 1 Configuration Space Header Device (for requests  
initiated by the Type 1 Header Device itself) receives a completion with  
Completer Abort Completion Status.  
RO  
0b  
Signaled Target Abort (STA): Hardwired to 0. The (G)MCH does not generate  
Target Aborts (the (G)MCH will never complete a request using the Completer  
Abort Completion status).  
10:9  
8
RO  
00b  
DEVSELB Timing (DEVT): Hardwired to 0.  
R/WC  
0b  
Master Data Parity Error (SMDPE).  
1 = The MCH received across the link (upstream) a Read Data Completion  
Poisoned TLP (EP=1).  
Note: This bit can only be set when the Parity Error Enable bit in the Bridge  
Control register is set.  
7
RO  
0b  
Fast Back-to-Back (FB2B): Hardwired to 0.  
6
5
Reserved  
RO  
0b  
66/60 MHz capability (CAP66): Hardwired to 0.  
4:0  
Reserved  
136  
Datasheet  
 复制成功!