DMIBAR Registers—Direct Media Interface (DMI) RCRB
R
7.1.11
DMILCAP—DMI Link Capabilities
MMIO Range:
Address Offset:
Default Value:
Access:
DMIBAR
084h
00012C41h
R/WO, RO
32 bits
Size:
This register indicates DMI specific capabilities.
Bit
Access &
Default
Description
31:18
17:15
Reserved
R/WO
010b
L1 Exit Latency (EL1). L1 not supported on DMI.
14:12
11:10
9:4
R/WO
010b
L0s Exit Latency (EL0): This field indicates that exit latency is 128 ns to less
than 256 ns.
RO
11b
Active State Link PM Support (APMS): This field indicates that L0s is supported
on DMI.
RO
4h
Maximum Link Width (MLW): This field indicates the maximum link width is
4 ports.
3:0
RO
1h
Maximum Link Speed (MLS): This field indicates the link speed is 2.5 Gb/s.
7.1.12
DMILCTL—DMI Link Control
MMIO Range:
Address Offset:
Default Value:
Access:
DMIBAR
088h
0000h
R/W
Size:
16 bits
This register allows control of DMI.
Bit
Access &
Default
Description
15:8
7
Reserved
Extended Synch (ES):
R/W
0h
1 = Forces extended transmission of FTS ordered sets when exiting L0s prior to
entering L0 and extra TS1 sequences at exit from L1 prior to entering L0.
6:2
1:0
Reserved
Active State Link PM Control (APMC): Indicates whether DMI should enter L0s.
R/W
00b
00 = Disabled
01 = L0s entry enabled
10 = Reserved
11 = Reserved
122
Datasheet