欢迎访问ic37.com |
会员登录 免费注册
发布采购

6400 参数 Datasheet PDF下载

6400图片预览
型号: 6400
PDF下载: 下载PDF文件 查看货源
内容描述: 高级内存缓冲器 [Advanced Memory Buffer]
分类和应用:
文件页数/大小: 250 页 / 3863 K
品牌: INTEL [ INTEL ]
 浏览型号6400的Datasheet PDF文件第51页浏览型号6400的Datasheet PDF文件第52页浏览型号6400的Datasheet PDF文件第53页浏览型号6400的Datasheet PDF文件第54页浏览型号6400的Datasheet PDF文件第56页浏览型号6400的Datasheet PDF文件第57页浏览型号6400的Datasheet PDF文件第58页浏览型号6400的Datasheet PDF文件第59页  
Debug and Logic Analyzer Mode  
Figure 5-2. AMB LAI Mode Connectivity  
AMB in LAI Mode  
SMB  
6
Reference clock  
1 x2  
To MCH or  
next DIMM  
to the North  
Southbound In  
Southbound Out  
Northbound In  
To next DIMM  
to the South  
10 x2  
14 x2  
10 x2  
14 x2  
Northbound Out  
TRIG[10:0]  
FRAME  
CLK[p,n]  
QUAL  
4
1
Shared signals to  
logic analyzer  
1 x2  
1
MODE  
1
Shared signals to  
other trace Bds  
S[59:00]  
N[83:00]  
EV[3:0]  
Southbound  
and northbound  
signals to  
4
60  
84  
logic analyzer  
5.1.2  
5.1.3  
LAI Mode Clocking  
To eliminate frequency drifts, the AMB on each DIMM and the chipset in an FBD channel  
will be provided with a reference clock that is from a clock source common to the FBD  
channel. A clock buffer will be placed on the LAI card to take the reference clock input  
and provide the required two reference clocks for the LAI AMB and the attached DIMM  
AMB.  
LAI Mode Pins  
The DDR pins designed in the AMB can be enabled to carry signals for the logic analyzer  
debug and validation of the FBD channel. The LAI mode is selected by strapping the  
following input pins on a AMB which has the LAI capability bit enabled.  
SA[:0] = DIMM ID = 4b’11XX  
The list below highlights the pins in the AMB that are dedicated for DDR, all of which  
are not required to operate at speed equal to the DDR data rate.  
Address/Command pins are specially designed in the AMB to be able to drive double  
data rate to support the LAI functionality.  
Intel® 6400/6402 Advanced Memory Buffer Datasheet  
55  
 复制成功!