欢迎访问ic37.com |
会员登录 免费注册
发布采购

319973-003 参数 Datasheet PDF下载

319973-003图片预览
型号: 319973-003
PDF下载: 下载PDF文件 查看货源
内容描述: 英特尔I / O控制器中枢10 [Intel I/O Controller Hub 10]
分类和应用: 控制器
文件页数/大小: 840 页 / 5889 K
品牌: INTEL [ INTEL ]
 浏览型号319973-003的Datasheet PDF文件第370页浏览型号319973-003的Datasheet PDF文件第371页浏览型号319973-003的Datasheet PDF文件第372页浏览型号319973-003的Datasheet PDF文件第373页浏览型号319973-003的Datasheet PDF文件第375页浏览型号319973-003的Datasheet PDF文件第376页浏览型号319973-003的Datasheet PDF文件第377页浏览型号319973-003的Datasheet PDF文件第378页  
Gigabit LAN Configuration Registers  
12.1.4  
PCISTS—PCI Status Register  
(Gigabit LAN—D25:F0)  
Address Offset: 06h07h  
Attribute:  
Size:  
R/WC, RO  
16 bits  
Default Value:  
0010h  
Bit  
Description  
Detected Parity Error (DPE) — R/WC.  
0 = No parity error detected.  
1 = Set when the Gb LAN controller receives a command or data from the backbone  
with a parity error. This is set even if PCIMD.PER (D25:F0, bit 6) is not set.  
15  
14  
Signaled System Error (SSE) — R/WC.  
0 = No system error signaled.  
1 = Set when the Gb LAN controller signals a system error to the internal SERR# logic.  
Received Master Abort (RMA) — R/WC.  
0 = Root port has not received a completion with unsupported request status from the  
13  
12  
backbone.  
1 = Set when the Gb LAN controller receives a completion with unsupported request  
status from the backbone.  
Received Target Abort (RTA) — R/WC.  
0 = Root port has not received a completion with completer abort from the backbone.  
1 = Set when the Gb LAN controller receives a completion with completer abort from  
the backbone.  
Signaled Target Abort (STA) — R/WC.  
0 = No target abort received.  
1 = Set whenever the Gb LAN controller forwards a target abort received from the  
downstream device onto the backbone.  
11  
10:9  
8
DEVSEL# Timing Status (DEV_STS) — RO. Hardwired to 0.  
Master Data Parity Error Detected (DPED) — R/WC.  
0 = No data parity error received.  
1 = Set when the Gb LAN Controller receives a completion with a data parity error on  
the backbone and PCIMD.PER (D25:F0, bit 6) is set.  
7
6
5
4
Fast Back to Back Capable (FB2BC) — RO. Hardwired to 0.  
Reserved  
66 MHz Capable — RO. Hardwired to 0.  
Capabilities List — RO. Hardwired to 1. Indicates the presence of a capabilities list.  
Interrupt Status — RO. Indicates status of Hot-Plug and power management  
interrupts on the root port that result in INTx# message generation.  
0 = Interrupt is deasserted.  
1 = Interrupt is asserted.  
3
This bit is not set if MSI is enabled. If MSI is not enabled, this bit is set regardless of the  
state of PCICMD.Interrupt Disable bit (D25:F0:04h:bit 10).  
2:0  
Reserved  
374  
Datasheet