欢迎访问ic37.com |
会员登录 免费注册
发布采购

10M08SCU169I7G 参数 Datasheet PDF下载

10M08SCU169I7G图片预览
型号: 10M08SCU169I7G
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 8000-Cell, CMOS, PBGA169, 11 X 11 MM, 0.80 MM PITCH, ROHS COMPLIANT, UBGA-169]
分类和应用: 可编程逻辑
文件页数/大小: 68 页 / 976 K
品牌: INTEL [ INTEL ]
 浏览型号10M08SCU169I7G的Datasheet PDF文件第38页浏览型号10M08SCU169I7G的Datasheet PDF文件第39页浏览型号10M08SCU169I7G的Datasheet PDF文件第40页浏览型号10M08SCU169I7G的Datasheet PDF文件第41页浏览型号10M08SCU169I7G的Datasheet PDF文件第43页浏览型号10M08SCU169I7G的Datasheet PDF文件第44页浏览型号10M08SCU169I7G的Datasheet PDF文件第45页浏览型号10M08SCU169I7G的Datasheet PDF文件第46页  
M10-DATASHEET  
2015.05.04  
42  
True Mini-LVDS and Emulated Mini-LVDS_E_3R Transmitter Timing Specifications  
–I6, –C7, –I7  
–A7  
Typ  
–C8  
Typ  
Symbol  
Parameter  
Mode  
Unit  
Min  
Typ  
Max  
Min  
Max  
Min  
Max  
TCCS(56) Transmitter  
410  
410  
410  
ps  
ps  
ps  
channel-to-channel  
skew  
Output jitter (high-  
speed I/O  
425  
470  
425  
470  
425  
470  
performance pin)  
(57)  
tx Jitter  
Output jitter (low-  
speed I/O  
performance pin)  
tRISE  
Rise time  
Fall time  
20 – 80%,  
500  
500  
1
500  
500  
1
500  
500  
1
ps  
ps  
CLOAD = 5 pF  
tFALL  
tLOCK  
20 – 80%,  
CLOAD = 5 pF  
Time required for  
the PLL to lock,  
after CONF_DONE  
signal goes high,  
indicating the  
completion of  
device  
ms  
configuration  
(56)  
TCCS specifications apply to I/O banks from the same side only.  
TX jitter is the jitter induced from core noise and I/O switching noise.  
(57)  
MAX 10 FPGA Device Datasheet  
Send Feedback  
Altera Corporation  
 复制成功!