IA186ER/IA188ER
Data Sheet
16-Bit/8-Bit Microcontrollers with RAM
February 25, 2013
4.2
Clock and Power Management
A phase-lock-loop (PLL) and a second programmable system clock output (clkoutb) are included
in the clock and power management unit. See Figure 8.
C1
Recommended
x1
range of values for
C1 and C2 are:
IA186ER/
IA188ER
C1 = 15 pF ±20%
C2 = 22 pF ±20%
x2
C2
Crystal
Figure 8. Crystal Configuration
4.3
System Clocks
If required, the internal oscillator can be driven by an external clock source that should be
connected to x1, leaving x2 unconnected.
The clock outputs clkouta and clkoutb may be enabled or disabled individually (Power-Save
Control register (PDCON) Bits [11–8]). These clock control bits allow one clock output to run
at the internal system frequency and the other to run at the power-save frequency (see Figure 9).
Figure 9. Organization of Clock
IA211110517-02
UNCONTROLLED WHEN PRINTED OR COPIED
http://www.innovasic.com
Customer Support:
Page 46 of 146
1-888-824-4184