欢迎访问ic37.com |
会员登录 免费注册
发布采购

1893CKIT 参数 Datasheet PDF下载

1893CKIT图片预览
型号: 1893CKIT
PDF下载: 下载PDF文件 查看货源
内容描述: [Interface Circuit, 1-Trnsvr, CMOS, PQCC56, 8 X 8 MM, PLASTIC, M0-220VLLD-5, MLF2-56]
分类和应用: 电信电信集成电路
文件页数/大小: 127 页 / 1388 K
品牌: IDT [ INTEGRATED DEVICE TECHNOLOGY ]
 浏览型号1893CKIT的Datasheet PDF文件第40页浏览型号1893CKIT的Datasheet PDF文件第41页浏览型号1893CKIT的Datasheet PDF文件第42页浏览型号1893CKIT的Datasheet PDF文件第43页浏览型号1893CKIT的Datasheet PDF文件第45页浏览型号1893CKIT的Datasheet PDF文件第46页浏览型号1893CKIT的Datasheet PDF文件第47页浏览型号1893CKIT的Datasheet PDF文件第48页  
ICS1893CF Data Sheet - Release  
Chapter 7 Management Register Set  
7.1.2 Management Register Bit Access  
The ICS1893CF Management Registers include one or more of the following types of bits:  
Table 7-3. Description of Management Register Bit Types  
Management  
Bit  
Description  
Register Bit Types  
Symbol  
Read-Only  
RO  
An STA can obtain the value of a RO register bit. However, it cannot  
alter the value of (that is, it cannot write to) an RO register bit. The  
ICS1893CF isolates any STA attempt to write a value to an RO bit.  
Command Override  
Write  
CW  
An STA can read a value from a CW register bit. However, write  
operations are conditional, based on the value of the Command  
Register Override bit (bit 16.15). When bit 16.15 is logic:  
Zero (the default), the ICS1893CF isolates STA attempts to write to  
the CW bits (that is, CW bits cannot be altered when bit 16.15 is  
logic zero).  
One, the ICS1893CF permits an STA to alter the value of the CW  
bits in the subsequent register write. (Bit 16.15 is self-clearing and  
automatically clears to zero on the subsequent write.)  
Read/Write  
R/W  
An STA can unconditionally read from or write to a R/W register bit.  
Read/Write Zero  
R/W0  
An STA can unconditionally read from a R/W0 register bit, but only a  
‘0’ value can be written to this bit.  
7.1.3 Management Register Bit Default Values  
The tables in this chapter specify for each register bit the default value, if one exists. The ICS1893CF sets  
all Management Register bits to their default values after a reset. Table 7-4 lists the valid default values for  
ICS1893CF Management Register bits.  
Table 7-4. Range of Possible Valid Default Values for ICS1893CF Register Bits  
Default Condition  
Default Value  
Indicates there is no default value for the bit  
0
1
Indicates the bit’s default value is logic zero  
Indicates the bit’s default value is logic one  
State of pin at reset For some bits, the default value depends on the state (that is, the logic value) of a  
particular pin at reset (that is, the logic value of a pin is latched at reset). An  
example of pins that have a default condition that depends on the state of the pin  
at reset are the PHY / LED pins (P0AC, P1CL, P2LI, P3TD, and P4RD) discussed  
in the following sections:  
Section 5.5, “Status Interface”  
Section 7.11, “Register 16: Extended Control Register”  
Section 8.2.2, “Multi-Function (Multiplexed) Pins: PHY Address and LED Pins”  
Note: The ICS1893CF has a number of reserved bits throughout the Management Registers. Most of  
these bits provide enhanced test modes. The Management Register tables provide the default  
values for these bits. The STA must not change the value of these bits under any circumstance. If  
the STA inadvertently changes the default values of these reserved register bits, normal operation  
of the ICS1893CF can be affected.  
ICS1893CF, Rev. J, 08/11/09  
August, 2009  
Copyright © 2009, Integrated Device Technology, Inc.  
All rights reserved.  
44  
 复制成功!