IC42S16100
Read Cycle / Precharge Termination
T0
T1
T2
T3
T4
T5
T6
T7
T8
T9
T10
CLK
t
CHI
t
CKS
t
CL
t
CK
CKE
CS
t
t
CKA
CH
t
CS
t
CS
tCH
tCH
tCH
RAS
t
t
CS
CS
CAS
WE
t
t
AS
AS
tAH
(1)
(1)
COLUMN m
COLUMN n
AUTO PRE
ROW
ROW
ROW
A0-A9
t
t
AH
AH
ROW
A10
A11
NO PRE
BANK 0 OR 1
BANK 0
NO PRE
BANK 0
BANK 1
t
AS
BANK 1
BANK 0
BANK 0
BANK 0
t
CS
t
CH
t
QMD
DQM
t
AC
t
AC
t
AC
tHZ
t
OH
t
OH
tOH
I/O
DOUT
m
DOUT m+1
DOUT m+2
t
LZ
t
RCD
t
CAC
t
RQL
RP
tCAC
t
RCD
RAS
RC
t
RAS
RC
t
t
t
t
<
PRE 0>
<
READ
>
>
<
ACT 0>
<
READ 0
>
<ACT >
<
READA
Undefined
Don’t Care
CAS latency = 2, burst length = 4
Note 1: A8,A9 = Don't Care.
54
Integrated Circuit Solution Inc.
DR024-0D 06/25/2004