欢迎访问ic37.com |
会员登录 免费注册
发布采购

ICS9248YG-101-T 参数 Datasheet PDF下载

ICS9248YG-101-T图片预览
型号: ICS9248YG-101-T
PDF下载: 下载PDF文件 查看货源
内容描述: 频率发生器和缓冲器集成为奔腾/ ProTM & K6 [Frequency Generator & Integrated Buffers for PENTIUM/ProTM & K6]
分类和应用:
文件页数/大小: 17 页 / 363 K
品牌: ICSI [ INTEGRATED CIRCUIT SOLUTION INC ]
 浏览型号ICS9248YG-101-T的Datasheet PDF文件第4页浏览型号ICS9248YG-101-T的Datasheet PDF文件第5页浏览型号ICS9248YG-101-T的Datasheet PDF文件第6页浏览型号ICS9248YG-101-T的Datasheet PDF文件第7页浏览型号ICS9248YG-101-T的Datasheet PDF文件第9页浏览型号ICS9248YG-101-T的Datasheet PDF文件第10页浏览型号ICS9248YG-101-T的Datasheet PDF文件第11页浏览型号ICS9248YG-101-T的Datasheet PDF文件第12页  
ICS9248-101  
PD# Timing Diagram  
The power down selection is used to put the part into a very low power state without turning off the power to the part. PD# is  
an asynchronous active low input. This signal needs to be synchronized internal to the device prior to powering down the clock  
synthesizer.  
Internal clocks are not running after the device is put in power down. When PD# is active low all clocks need to be driven to a  
low value and held prior to turning off the VCOs and crystal. The power up latency needs to be less than 4 mS. The power down  
latency should be as short as possible but conforming to the sequence requirements shown below. PCI_STOP# and CLK_STOP#  
are considered to be don't cares during the power down operations. The REF and 48MHz clocks are expected to be stopped in  
the LOW state as soon as possible. Due to the state of the internal logic, stopping and holding the REF clock outputs in the  
LOW state may require more than one clock cycle to complete.  
PD#  
CPUCLK  
PCICLK  
VCO  
Crystal  
Notes:  
1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9248 device).  
2. As shown, the outputs Stop Low on the next falling edge after PD# goes low.  
3. PD# is an asynchronous input and metastable conditions may exist. This signal is synchronized inside this part.  
4. The shaded sections on the VCO and the Crystal signals indicate an active clock.  
5. Diagrams shown with respect to 133MHz. Similar operation when CPU is 100MHz.  
8
 复制成功!