ICS1893BY-10 Data Sheet - Release
Chapter 9 DC and AC Operating Conditions
9.5.16 100M Media Dependent Interface: Input-to-Carrier Assertion/De-Assertion
Table 9-23 lists the significant time periods for the 100M MDI input-to-carrier assertion/de-assertion. The
time periods consist of timings of signals on the following pins:
• TP_RX (that is, TP_RXP and TP_RXN)
• CRS
• COL
Figure 9-17 shows the timing diagram for the time periods.
Table 9-23. 100M MDI Input-to-Carrier Assertion/De-Assertion Timing
Time
Parameter
Conditions
Min. Typ. Max.
Units
Period
t1
t2
First Bit of /J/ into TP_RX to CRS Assert †
–
10
9
–
–
14 Bit times
13 Bit times
First Bit of /J/ into TP_RX while
Half-Duplex Mode
Transmitting Data to COL Assert †
t3
t4
First Bit of /T/ into TP_RX to CRS
De-Assert ‡
–
13
–
–
18 Bit times
18 Bit times
First Bit of /T/ Received into TP_RX to
COL De-Assert ‡
Half-Duplex Mode 13
† The IEEE maximum is 20 bit times.
‡ The IEEE minimum is 13 bit times, and the maximum is 24 bit times.
Figure 9-17. 100M MDI Input to Carrier Assertion / De-Assertion Timing Diagram
First bit
First bit of /T/
TP_RX†
t3
t1
CRS
COL
t4
t2
† Shown
unscrambled.
ICS1893BY-10 Rev A 3/24/04
March, 2004
Copyright © 2004, Integrated Circuit Systems, Inc.
All rights reserved.
134