欢迎访问ic37.com |
会员登录 免费注册
发布采购

HY5PS12421BFP-Y5 参数 Datasheet PDF下载

HY5PS12421BFP-Y5图片预览
型号: HY5PS12421BFP-Y5
PDF下载: 下载PDF文件 查看货源
内容描述: 512MB DDR2 SDRAM [512Mb DDR2 SDRAM]
分类和应用: 动态存储器双倍数据速率
文件页数/大小: 38 页 / 612 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号HY5PS12421BFP-Y5的Datasheet PDF文件第14页浏览型号HY5PS12421BFP-Y5的Datasheet PDF文件第15页浏览型号HY5PS12421BFP-Y5的Datasheet PDF文件第16页浏览型号HY5PS12421BFP-Y5的Datasheet PDF文件第17页浏览型号HY5PS12421BFP-Y5的Datasheet PDF文件第19页浏览型号HY5PS12421BFP-Y5的Datasheet PDF文件第20页浏览型号HY5PS12421BFP-Y5的Datasheet PDF文件第21页浏览型号HY5PS12421BFP-Y5的Datasheet PDF文件第22页  
1HY5PS12421B(L)FP  
1HY5PS12821B(L)FP  
1HY5PS121621B(L)FP  
Self refresh current; CK and CK at 0V; CKE £ 0.2V; Other control and address bus inputs are  
IDD6  
mA  
FLOATING; Data bus inputs are FLOATING  
Operating bank interleave read current; All bank interleaving reads, IOUT = 0mA; BL = 4, CL  
t
t
t
t
t
t
t
t
= CL(IDD), AL = RCD(IDD)-1* CK(IDD); CK = CK(IDD), RC = RC(IDD), RRD = RRD(IDD),  
IDD7  
Note:  
t
t
mA  
RCD = 1* CK(IDD); CKE is HIGH, CS is HIGH between valid commands; Address bus inputs are  
STABLE during DESELECTs; Data pattern is same as IDD4R; - Refer to the following page for  
detailed timing conditions  
1. VDDQ = 1.8 +/- 0.1V ; VDD = 1.8 +/- 0.1V  
(exclusively VDDQ = 1.9 +/- 0.1V ; VDD = 1.9 +/- 0.1V for C3 speed grade)  
2. IDD specifications are tested after the device is properly initialized  
3. Input slew rate is specified by AC Parametric Test Condition  
4. IDD parameters are specified with ODT disabled.  
5. Data bus consists of DQ, DM, DQS, DQS, RDQS, RDQS, LDQS, LDQS, UDQS, and UDQS. IDD values must be met  
with all combinations of EMRS bits 10 and 11.  
6. Definitions for IDD  
LOW is defined as Vin £ VILAC(max)  
HIGH is defined as Vin Š VIHAC(min)  
STABLE is defined as inputs stable at a HIGH or LOW level  
FLOATING is defined as inputs at VREF = VDDQ/2  
SWITCHING is defined as: inputs changing between HIGH and LOW every other clock cycle (once per two clocks)  
for address and control signals, and inputs changing between HIGH and LOW every other data transfer (once per  
clock) for DQ signals not including masks or strobes.  
Rev. 0.7 / Oct. 2007  
18  
 复制成功!