欢迎访问ic37.com |
会员登录 免费注册
发布采购

GMS87C5108Q 参数 Datasheet PDF下载

GMS87C5108Q图片预览
型号: GMS87C5108Q
PDF下载: 下载PDF文件 查看货源
内容描述: [Microcontroller, 8-Bit, OTPROM, 4.19MHz, CMOS, PQFP80, QFP-80]
分类和应用: 微控制器和处理器可编程只读存储器
文件页数/大小: 102 页 / 1525 K
品牌: HYNIX [ HYNIX SEMICONDUCTOR ]
 浏览型号GMS87C5108Q的Datasheet PDF文件第34页浏览型号GMS87C5108Q的Datasheet PDF文件第35页浏览型号GMS87C5108Q的Datasheet PDF文件第36页浏览型号GMS87C5108Q的Datasheet PDF文件第37页浏览型号GMS87C5108Q的Datasheet PDF文件第39页浏览型号GMS87C5108Q的Datasheet PDF文件第40页浏览型号GMS87C5108Q的Datasheet PDF文件第41页浏览型号GMS87C5108Q的Datasheet PDF文件第42页  
GMS81C5108  
The system clock is decided by bit1 of the system clock  
mode register, SCMR. In selection Sub clock, to oscillate  
or stop the Main clock is decided by bit0 of SCMR.  
On the initial reset, internal system clock is PS1 which is  
the fastest and other clock can be provided by bit2 and bit3  
of SCMR.  
SCMR (System Clock Mode Register)  
MSB  
R/W R/W R/W  
LSB  
R/W R/W R/W R/W  
R
ADDRESS: 0F5  
H
INITIAL VALUE: 00  
H
SYCC[1:0] (System clock control)  
00: main clock on  
01: main clock on  
10: sub clock on (main clock on)  
11: sub clock on (main clock off)  
SCS[1:0] (System clock source select)  
00: fMAIN÷2 or fSUB÷2  
01: fMAIN÷8 or fSUB÷8  
SVD[1:0] (SVD Flag)  
SVD0 : set at VDD=2.2V  
SVD1 : set at VDD=1.7V  
10: fMAIN÷16 or fSUB÷16  
11: fMAIN÷64 or fSUB÷64  
SVRT (System Reset Control by SVD1 Bit)  
0 : System reset by SVD1 Flag  
1 : Don’t system reset by SVD1 Flag (Freeze)  
SVEN (SVD Operation Enable Bit)  
0 : SVD Operation Enable  
1 : SVD Operation Disable  
* The values of 1.7V and 2.2V could be changed by ±0.2V according to the process of work.  
Figure 10-2 SCMR : System Clock Control Registers  
JUNE 2001 Ver 1.0  
35  
 复制成功!