Chapter 5. Interrupt
5.2 INTERRUPT CONTROL REGISTER
¡ È ¡ È
I flag of PSW is a interrupt mask enable flag. When I flag =
0
, all interrupts become
¡ È ¡ È
, interrupts can be selectively enabled and disabled by
disable. When I flag =
1
contents of corresponding Interrupt Enable Register.
When interrupt is occured, interrupt request flag is set, and Interrupt request is detected
at the edge of interrupt signal. The accepted interrupt request flag is automatically
¡ È ¡ È
until
cleared during interrupt cycle process. The interrupt request flag maintains
the interrupt is accepted or is cleared in program.
1
¡ È ¡ È
. It is
In reset state, interrupt request flag register(IRQH, IRQL) is cleared to
0
possible to read the state of interrupt register and to mainpulate the contents of register
and to generate interrupt. (Refer to software interrupt).
Interrupt Enable Register Low
7
0
-
WDTR
INT1E
WDTR
INT1R
BITE
-
-
-
-
-
IENL
IENH
IRQL
IRQH
R/W <00CCH>
R/W <00CEH>
R/W <00CDH>
R/W <00CFH>
Interrupt Enable Register High
7
0
KSCNE
INT2E
-
T0E
T1E
T2E
-
Interrupt Request Register Low
7
-
0
BITE
-
-
-
-
-
Interrupt Request Register High
7
0
KSCNR
INT2R
-
T0R
T1R
T2R
-
5 - 3