欢迎访问ic37.com |
会员登录 免费注册
发布采购

MK20DX64VLH5 参数 Datasheet PDF下载

MK20DX64VLH5图片预览
型号: MK20DX64VLH5
PDF下载: 下载PDF文件 查看货源
内容描述: K20次家庭 [K20 Sub-Family]
分类和应用:
文件页数/大小: 62 页 / 1753 K
品牌: FREESCALE [ Freescale ]
 浏览型号MK20DX64VLH5的Datasheet PDF文件第48页浏览型号MK20DX64VLH5的Datasheet PDF文件第49页浏览型号MK20DX64VLH5的Datasheet PDF文件第50页浏览型号MK20DX64VLH5的Datasheet PDF文件第51页浏览型号MK20DX64VLH5的Datasheet PDF文件第53页浏览型号MK20DX64VLH5的Datasheet PDF文件第54页浏览型号MK20DX64VLH5的Datasheet PDF文件第55页浏览型号MK20DX64VLH5的Datasheet PDF文件第56页  
Peripheral operating requirements and behaviors  
S11  
S12  
I2S_TX_BCLK/  
S12  
I2S_RX_BCLK (input)  
S15  
S16  
I2S_TX_FS/  
I2S_RX_FS (output)  
S13  
S19  
S14  
I2S_TX_FS/  
I2S_RX_FS (input)  
S15  
S16  
S15  
S16  
I2S_TXD  
I2S_RXD  
S17  
S18  
Figure 20. I2S/SAI timing — slave modes  
6.8.8.2 VLPR, VLPW, and VLPS mode performance over the full operating  
voltage range  
This section provides the operating performance over the full operating voltage for the  
device in VLPR, VLPW, and VLPS modes.  
Table 38. I2S/SAI master mode timing in VLPR, VLPW, and VLPS modes  
(full voltage range)  
Num.  
Characteristic  
Min.  
Max.  
Unit  
Operating voltage  
1.71  
62.5  
3.6  
V
S1  
S2  
S3  
S4  
S5  
I2S_MCLK cycle time  
ns  
I2S_MCLK pulse width high/low  
45%  
250  
45%  
55%  
MCLK period  
I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)  
I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low  
ns  
55%  
45  
BCLK period  
ns  
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/  
I2S_RX_FS output valid  
S6  
I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/  
I2S_RX_FS output invalid  
0
ns  
S7  
S8  
S9  
I2S_TX_BCLK to I2S_TXD valid  
I2S_TX_BCLK to I2S_TXD invalid  
0
45  
ns  
ns  
ns  
I2S_RXD/I2S_RX_FS input setup before  
I2S_RX_BCLK  
45  
S10  
I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK  
0
ns  
K20 Sub-Family Data Sheet, Rev. 4 5/2012.  
52  
Freescale Semiconductor, Inc.  
 复制成功!