Port Integration Module (S12PPIMV1)
2.3.38 Port M Wired-Or Mode Register (WOMM)
Address 0x0256
Access: User read/write(1)
7
6
5
4
3
2
1
0
R
W
0
0
WOMM5
WOMM4
WOMM3
WOMM2
WOMM1
WOMM0
Reset
0
0
0
0
0
0
0
0
Figure 2-36. Port M Wired-Or Mode Register (WOMM)
1. Read: Anytime
Write: Anytime
Table 2-34. WOMM Register Field Descriptions
Description
Field
5-0
Port M wired-or mode—Enable open-drain functionality on output pin
WOMM This bit configures an output pin as wired-or (open-drain) or push-pull. In wired-or mode a logic “0” is driven active
low while a logic “1” remains undriven. This allows a multipoint connection of several serial modules. The bit has no
influence on pins used as input.
1 Output buffer operates as open-drain output.
0 Output buffer operates as push-pull output.
2.3.39 PIM Reserved Register
Address 0x0257
Access: User read(1)
7
6
5
4
3
2
1
0
R
W
0
0
0
0
0
0
0
0
Reset
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
u = Unaffected by reset
Figure 2-37. PIM Reserved Register
1. Read: Always reads 0x00
Write: Unimplemented
S12P-Family Reference Manual, Rev. 1.13
86
Freescale Semiconductor