欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第411页浏览型号MC9S12P64CFT的Datasheet PDF文件第412页浏览型号MC9S12P64CFT的Datasheet PDF文件第413页浏览型号MC9S12P64CFT的Datasheet PDF文件第414页浏览型号MC9S12P64CFT的Datasheet PDF文件第416页浏览型号MC9S12P64CFT的Datasheet PDF文件第417页浏览型号MC9S12P64CFT的Datasheet PDF文件第418页浏览型号MC9S12P64CFT的Datasheet PDF文件第419页  
Serial Peripheral Interface (S12SPIV5)  
The CPOL clock polarity control bit specifies an active high or low clock and has no significant effect on  
the transmission format.  
The CPHA clock phase control bit selects one of two fundamentally different transmission formats.  
Clock phase and polarity should be identical for the master SPI device and the communicating slave  
device. In some cases, the phase and polarity are changed between transmissions to allow a master device  
to communicate with peripheral slaves having different requirements.  
12.4.3.2 CPHA = 0 Transfer Format  
The first edge on the SCK line is used to clock the first data bit of the slave into the master and the first  
data bit of the master into the slave. In some peripherals, the first bit of the slave’s data is available at the  
slave’s data out pin as soon as the slave is selected. In this format, the first SCK edge is issued a half cycle  
after SS has become low.  
A half SCK cycle later, the second edge appears on the SCK line. When this second edge occurs, the value  
previously latched from the serial data input pin is shifted into the LSB or MSB of the shift register,  
depending on LSBFE bit.  
After this second edge, the next bit of the SPI master data is transmitted out of the serial data output pin of  
the master to the serial input pin on the slave. This process continues for a total of 16 edges on the SCK  
line, with data being latched on odd numbered edges and shifted on even numbered edges.  
Data reception is double buffered. Data is shifted serially into the SPI shift register during the transfer and  
is transferred to the parallel SPI data register after the last bit is shifted in.  
1
After 2n (last) SCK edges:  
Data that was previously in the master SPI data register should now be in the slave data register and  
the data that was in the slave data register should be in the master.  
The SPIF flag in the SPI status register is set, indicating that the transfer is complete.  
Figure 12-12 is a timing diagram of an SPI transfer where CPHA = 0. SCK waveforms are shown for  
CPOL = 0 and CPOL = 1. The diagram may be interpreted as a master or slave timing diagram because  
the SCK, MISO, and MOSI pins are connected directly between the master and the slave. The MISO signal  
is the output from the slave and the MOSI signal is the output from the master. The SS pin of the master  
must be either high or reconfigured as a general-purpose output not affecting the SPI.  
1. n depends on the selected transfer width, please refer to Section 12.3.2.2, “SPI Control Register 2 (SPICR2)  
S12P-Family Reference Manual, Rev. 1.13  
Freescale Semiconductor  
415  
 复制成功!