欢迎访问ic37.com |
会员登录 免费注册
发布采购

MC9S12P64CFT 参数 Datasheet PDF下载

MC9S12P64CFT图片预览
型号: MC9S12P64CFT
PDF下载: 下载PDF文件 查看货源
内容描述: 微控制器 [Microcontrollers]
分类和应用: 微控制器外围集成电路时钟
文件页数/大小: 566 页 / 7414 K
品牌: FREESCALE [ Freescale ]
 浏览型号MC9S12P64CFT的Datasheet PDF文件第254页浏览型号MC9S12P64CFT的Datasheet PDF文件第255页浏览型号MC9S12P64CFT的Datasheet PDF文件第256页浏览型号MC9S12P64CFT的Datasheet PDF文件第257页浏览型号MC9S12P64CFT的Datasheet PDF文件第259页浏览型号MC9S12P64CFT的Datasheet PDF文件第260页浏览型号MC9S12P64CFT的Datasheet PDF文件第261页浏览型号MC9S12P64CFT的Datasheet PDF文件第262页  
Freescale’s Scalable Controller Area Network (S12MSCANV3)  
Table 8-3. CANCTL0 Register Field Descriptions (continued)  
Field  
Description  
2
Wake-Up Enable — This configuration bit allows the MSCAN to restart from sleep mode or from power down  
mode (entered from sleep) when traffic on CAN is detected (see Section 8.4.5.5, “MSCAN Sleep Mode”). This  
bit must be configured before sleep mode entry for the selected function to take effect.  
0 Wake-up disabled — The MSCAN ignores traffic on CAN  
WUPE(4)  
1 Wake-up enabled — The MSCAN is able to restart  
1
Sleep Mode Request — This bit requests the MSCAN to enter sleep mode, which is an internal power saving  
SLPRQ(5) mode (see Section 8.4.5.5, “MSCAN Sleep Mode”). The sleep mode request is serviced when the CAN bus is  
idle, i.e., the module is not receiving a message and all transmit buffers are empty. The module indicates entry  
to sleep mode by setting SLPAK = 1 (see Section 8.3.2.2, “MSCAN Control Register 1 (CANCTL1)”). SLPRQ  
cannot be set while the WUPIF flag is set (see Section 8.3.2.5, “MSCAN Receiver Flag Register (CANRFLG)”).  
Sleep mode will be active until SLPRQ is cleared by the CPU or, depending on the setting of WUPE, the MSCAN  
detects activity on the CAN bus and clears SLPRQ itself.  
0 Running — The MSCAN functions normally  
1 Sleep mode request — The MSCAN enters sleep mode when CAN bus idle  
0
Initialization Mode Request — When this bit is set by the CPU, the MSCAN skips to initialization mode (see  
INITRQ(6),(7) Section 8.4.4.5, “MSCAN Initialization Mode”). Any ongoing transmission or reception is aborted and  
synchronization to the CAN bus is lost. The module indicates entry to initialization mode by setting INITAK = 1  
(Section 8.3.2.2, “MSCAN Control Register 1 (CANCTL1)”).  
The following registers enter their hard reset state and restore their default values: CANCTL0(8), CANRFLG(9)  
CANRIER(10), CANTFLG, CANTIER, CANTARQ, CANTAAK, and CANTBSEL.  
The registers CANCTL1, CANBTR0, CANBTR1, CANIDAC, CANIDAR0-7, and CANIDMR0-7 can only be  
written by the CPU when the MSCAN is in initialization mode (INITRQ = 1 and INITAK = 1). The values of the  
error counters are not affected by initialization mode.  
,
When this bit is cleared by the CPU, the MSCAN restarts and then tries to synchronize to the CAN bus. If the  
MSCAN is not in bus-off state, it synchronizes after 11 consecutive recessive bits on the CAN bus; if the MSCAN  
is in bus-off state, it continues to wait for 128 occurrences of 11 consecutive recessive bits.  
Writing to otherbits in CANCTL0, CANRFLG, CANRIER, CANTFLG, or CANTIER must be done only after  
initialization mode is exited, which is INITRQ = 0 and INITAK = 0.  
0 Normal operation  
1 MSCAN in initialization mode  
1. The MSCAN must be in normal mode for this bit to become set.  
2. See the Bosch CAN 2.0A/B specification for a detailed definition of transmitter and receiver states.  
3. In order to protect from accidentally violating the CAN protocol, TXCAN is immediately forced to a recessive state when the  
CPU enters wait (CSWAI = 1) or stop mode (see Section 8.4.5.2, “Operation in Wait Mode” and Section 8.4.5.3, “Operation in  
Stop Mode”).  
4. The CPU has to make sure that the WUPE register and the WUPIE wake-up interrupt enable register (see Section 8.3.2.6,  
“MSCAN Receiver Interrupt Enable Register (CANRIER)) is enabled, if the recovery mechanism from stop or wait is required.  
5. The CPU cannot clear SLPRQ before the MSCAN has entered sleep mode (SLPRQ = 1 and SLPAK = 1).  
6. The CPU cannot clear INITRQ before the MSCAN has entered initialization mode (INITRQ = 1 and INITAK = 1).  
7. In order to protect from accidentally violating the CAN protocol, TXCAN is immediately forced to a recessive state when the  
initialization mode is requested by the CPU. Thus, the recommended procedure is to bring the MSCAN into sleep mode  
(SLPRQ = 1 and SLPAK = 1) before requesting initialization mode.  
8. Not including WUPE, INITRQ, and SLPRQ.  
9. TSTAT1 and TSTAT0 are not affected by initialization mode.  
10. RSTAT1 and RSTAT0 are not affected by initialization mode.  
S12P-Family Reference Manual, Rev. 1.13  
258  
Freescale Semiconductor  
 复制成功!